cmse-clear.ll
23.6 KB
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc %s -o - -mtriple=thumbv8m.base | \
; RUN: FileCheck %s --check-prefix=CHECK-8B
; RUN: llc %s -o - -mtriple=thumbebv8m.base | \
; RUN: FileCheck %s --check-prefix=CHECK-8B
; RUN: llc %s -o - -mtriple=thumbv8m.main -mattr=-fpregs,+dsp | \
; RUN: FileCheck %s --check-prefix=CHECK-8M-SOFT
; RUN: llc %s -o - -mtriple=thumbebv8m.main -mattr=-fpregs,+dsp | \
; RUN: FileCheck %s --check-prefix=CHECK-8M-SOFT
; RUN: llc %s -o - -mtriple=thumbv8m.main -mattr=+fp-armv8d16sp,+dsp | \
; RUN: FileCheck %s --check-prefix=CHECK-8M-SOFTFP
; RUN: llc %s -o - -mtriple=thumbebv8m.main -mattr=+fp-armv8d16sp,+dsp | \
; RUN: FileCheck %s --check-prefix=CHECK-8M-SOFTFP
; RUN: llc %s -o - -mtriple=thumbv8.1m.main -mattr=-fpregs,+dsp | \
; RUN: FileCheck %s --check-prefix=CHECK-81M-SOFT
; RUN: llc %s -o - -mtriple=thumbebv8.1m.main -mattr=-fpregs,+dsp | \
; RUN: FileCheck %s --check-prefix=CHECK-81M-SOFT
; RUN: llc %s -o - -mtriple=thumbv8.1m.main -mattr=+fp-armv8d16sp,+dsp | \
; RUN: FileCheck %s --check-prefix=CHECK-81M-SOFTFP
; RUN: llc %s -o - -mtriple=thumbebv8.1m.main -mattr=+fp-armv8d16sp,+dsp | \
; RUN: FileCheck %s --check-prefix=CHECK-81M-SOFTFP
; RUN: llc %s -o - -mtriple=thumbv8.1m.main -mattr=+mve | \
; RUN: FileCheck %s --check-prefix=CHECK-81M-SOFTFP
; RUN: llc %s -o - -mtriple=thumbebv8.1m.main -mattr=mve | \
; RUN: FileCheck %s --check-prefix=CHECK-81M-SOFTFP
define i32 @ns_entry(i32 (i32)* nocapture %fptr) #0 {
; CHECK-8B-LABEL: ns_entry:
; CHECK-8B: @ %bb.0: @ %entry
; CHECK-8B-NEXT: push {r7, lr}
; CHECK-8B-NEXT: mov r1, r0
; CHECK-8B-NEXT: movs r0, #10
; CHECK-8B-NEXT: blx r1
; CHECK-8B-NEXT: pop {r7}
; CHECK-8B-NEXT: pop {r1}
; CHECK-8B-NEXT: mov lr, r1
; CHECK-8B-NEXT: mov r1, lr
; CHECK-8B-NEXT: mov r2, lr
; CHECK-8B-NEXT: mov r3, lr
; CHECK-8B-NEXT: mov r12, lr
; CHECK-8B-NEXT: msr apsr, lr
; CHECK-8B-NEXT: bxns lr
;
; CHECK-8M-SOFT-LABEL: ns_entry:
; CHECK-8M-SOFT: @ %bb.0: @ %entry
; CHECK-8M-SOFT-NEXT: push {r7, lr}
; CHECK-8M-SOFT-NEXT: mov r1, r0
; CHECK-8M-SOFT-NEXT: movs r0, #10
; CHECK-8M-SOFT-NEXT: blx r1
; CHECK-8M-SOFT-NEXT: pop.w {r7, lr}
; CHECK-8M-SOFT-NEXT: mov r1, lr
; CHECK-8M-SOFT-NEXT: mov r2, lr
; CHECK-8M-SOFT-NEXT: mov r3, lr
; CHECK-8M-SOFT-NEXT: mov r12, lr
; CHECK-8M-SOFT-NEXT: msr apsr_nzcvqg, lr
; CHECK-8M-SOFT-NEXT: bxns lr
;
; CHECK-8M-SOFTFP-LABEL: ns_entry:
; CHECK-8M-SOFTFP: @ %bb.0: @ %entry
; CHECK-8M-SOFTFP-NEXT: push {r7, lr}
; CHECK-8M-SOFTFP-NEXT: mov r1, r0
; CHECK-8M-SOFTFP-NEXT: movs r0, #10
; CHECK-8M-SOFTFP-NEXT: blx r1
; CHECK-8M-SOFTFP-NEXT: pop.w {r7, lr}
; CHECK-8M-SOFTFP-NEXT: mrs r12, control
; CHECK-8M-SOFTFP-NEXT: tst.w r12, #8
; CHECK-8M-SOFTFP-NEXT: beq .LBB0_2
; CHECK-8M-SOFTFP-NEXT: @ %bb.1: @ %entry
; CHECK-8M-SOFTFP-NEXT: vmrs r12, fpscr
; CHECK-8M-SOFTFP-NEXT: vmov d0, lr, lr
; CHECK-8M-SOFTFP-NEXT: vmov d1, lr, lr
; CHECK-8M-SOFTFP-NEXT: vmov d2, lr, lr
; CHECK-8M-SOFTFP-NEXT: vmov d3, lr, lr
; CHECK-8M-SOFTFP-NEXT: vmov d4, lr, lr
; CHECK-8M-SOFTFP-NEXT: vmov d5, lr, lr
; CHECK-8M-SOFTFP-NEXT: vmov d6, lr, lr
; CHECK-8M-SOFTFP-NEXT: vmov d7, lr, lr
; CHECK-8M-SOFTFP-NEXT: bic r12, r12, #159
; CHECK-8M-SOFTFP-NEXT: bic r12, r12, #4026531840
; CHECK-8M-SOFTFP-NEXT: vmsr fpscr, r12
; CHECK-8M-SOFTFP-NEXT: .LBB0_2: @ %entry
; CHECK-8M-SOFTFP-NEXT: mov r1, lr
; CHECK-8M-SOFTFP-NEXT: mov r2, lr
; CHECK-8M-SOFTFP-NEXT: mov r3, lr
; CHECK-8M-SOFTFP-NEXT: mov r12, lr
; CHECK-8M-SOFTFP-NEXT: msr apsr_nzcvqg, lr
; CHECK-8M-SOFTFP-NEXT: bxns lr
;
; CHECK-81M-SOFT-LABEL: ns_entry:
; CHECK-81M-SOFT: @ %bb.0: @ %entry
; CHECK-81M-SOFT-NEXT: vstr fpcxtns, [sp, #-4]!
; CHECK-81M-SOFT-NEXT: push {r7, lr}
; CHECK-81M-SOFT-NEXT: sub sp, #4
; CHECK-81M-SOFT-NEXT: mov r1, r0
; CHECK-81M-SOFT-NEXT: movs r0, #10
; CHECK-81M-SOFT-NEXT: blx r1
; CHECK-81M-SOFT-NEXT: add sp, #4
; CHECK-81M-SOFT-NEXT: pop.w {r7, lr}
; CHECK-81M-SOFT-NEXT: vscclrm {s0, s1, s2, s3, s4, s5, s6, s7, s8, s9, s10, s11, s12, s13, s14, s15, vpr}
; CHECK-81M-SOFT-NEXT: vldr fpcxtns, [sp], #4
; CHECK-81M-SOFT-NEXT: clrm {r1, r2, r3, r12, apsr}
; CHECK-81M-SOFT-NEXT: bxns lr
;
; CHECK-81M-SOFTFP-LABEL: ns_entry:
; CHECK-81M-SOFTFP: @ %bb.0: @ %entry
; CHECK-81M-SOFTFP-NEXT: vstr fpcxtns, [sp, #-4]!
; CHECK-81M-SOFTFP-NEXT: push {r7, lr}
; CHECK-81M-SOFTFP-NEXT: sub sp, #4
; CHECK-81M-SOFTFP-NEXT: mov r1, r0
; CHECK-81M-SOFTFP-NEXT: movs r0, #10
; CHECK-81M-SOFTFP-NEXT: blx r1
; CHECK-81M-SOFTFP-NEXT: add sp, #4
; CHECK-81M-SOFTFP-NEXT: pop.w {r7, lr}
; CHECK-81M-SOFTFP-NEXT: vscclrm {s0, s1, s2, s3, s4, s5, s6, s7, s8, s9, s10, s11, s12, s13, s14, s15, vpr}
; CHECK-81M-SOFTFP-NEXT: vldr fpcxtns, [sp], #4
; CHECK-81M-SOFTFP-NEXT: clrm {r1, r2, r3, r12, apsr}
; CHECK-81M-SOFTFP-NEXT: bxns lr
entry:
%call = call i32 %fptr(i32 10) #1
ret i32 %call
}
attributes #0 = { "cmse_nonsecure_entry" nounwind }
attributes #1 = { nounwind }
define i32 @ns_call(i32 (i32)* nocapture %fptr) #2 {
; CHECK-8B-LABEL: ns_call:
; CHECK-8B: @ %bb.0: @ %entry
; CHECK-8B-NEXT: push {r7, lr}
; CHECK-8B-NEXT: mov r1, r0
; CHECK-8B-NEXT: movs r0, #10
; CHECK-8B-NEXT: push {r4, r5, r6, r7}
; CHECK-8B-NEXT: mov r7, r11
; CHECK-8B-NEXT: mov r6, r10
; CHECK-8B-NEXT: mov r5, r9
; CHECK-8B-NEXT: mov r4, r8
; CHECK-8B-NEXT: push {r4, r5, r6, r7}
; CHECK-8B-NEXT: mov r2, #1
; CHECK-8B-NEXT: bics r1, r2
; CHECK-8B-NEXT: mov r2, r1
; CHECK-8B-NEXT: mov r3, r1
; CHECK-8B-NEXT: mov r4, r1
; CHECK-8B-NEXT: mov r5, r1
; CHECK-8B-NEXT: mov r6, r1
; CHECK-8B-NEXT: mov r7, r1
; CHECK-8B-NEXT: mov r8, r1
; CHECK-8B-NEXT: mov r9, r1
; CHECK-8B-NEXT: mov r10, r1
; CHECK-8B-NEXT: mov r11, r1
; CHECK-8B-NEXT: mov r12, r1
; CHECK-8B-NEXT: msr apsr, r1
; CHECK-8B-NEXT: blxns r1
; CHECK-8B-NEXT: pop {r4, r5, r6, r7}
; CHECK-8B-NEXT: mov r8, r4
; CHECK-8B-NEXT: mov r9, r5
; CHECK-8B-NEXT: mov r10, r6
; CHECK-8B-NEXT: mov r11, r7
; CHECK-8B-NEXT: pop {r4, r5, r6, r7}
; CHECK-8B-NEXT: pop {r7, pc}
;
; CHECK-8M-SOFT-LABEL: ns_call:
; CHECK-8M-SOFT: @ %bb.0: @ %entry
; CHECK-8M-SOFT-NEXT: push {r7, lr}
; CHECK-8M-SOFT-NEXT: mov r1, r0
; CHECK-8M-SOFT-NEXT: movs r0, #10
; CHECK-8M-SOFT-NEXT: push.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-8M-SOFT-NEXT: bic r1, r1, #1
; CHECK-8M-SOFT-NEXT: msr apsr_nzcvqg, r1
; CHECK-8M-SOFT-NEXT: mov r2, r1
; CHECK-8M-SOFT-NEXT: mov r3, r1
; CHECK-8M-SOFT-NEXT: mov r4, r1
; CHECK-8M-SOFT-NEXT: mov r5, r1
; CHECK-8M-SOFT-NEXT: mov r6, r1
; CHECK-8M-SOFT-NEXT: mov r7, r1
; CHECK-8M-SOFT-NEXT: mov r8, r1
; CHECK-8M-SOFT-NEXT: mov r9, r1
; CHECK-8M-SOFT-NEXT: mov r10, r1
; CHECK-8M-SOFT-NEXT: mov r11, r1
; CHECK-8M-SOFT-NEXT: mov r12, r1
; CHECK-8M-SOFT-NEXT: blxns r1
; CHECK-8M-SOFT-NEXT: pop.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-8M-SOFT-NEXT: pop {r7, pc}
;
; CHECK-8M-SOFTFP-LABEL: ns_call:
; CHECK-8M-SOFTFP: @ %bb.0: @ %entry
; CHECK-8M-SOFTFP-NEXT: push {r7, lr}
; CHECK-8M-SOFTFP-NEXT: mov r1, r0
; CHECK-8M-SOFTFP-NEXT: movs r0, #10
; CHECK-8M-SOFTFP-NEXT: push.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-8M-SOFTFP-NEXT: bic r1, r1, #1
; CHECK-8M-SOFTFP-NEXT: sub sp, #136
; CHECK-8M-SOFTFP-NEXT: vlstm sp
; CHECK-8M-SOFTFP-NEXT: mov r2, r1
; CHECK-8M-SOFTFP-NEXT: mov r3, r1
; CHECK-8M-SOFTFP-NEXT: mov r4, r1
; CHECK-8M-SOFTFP-NEXT: mov r5, r1
; CHECK-8M-SOFTFP-NEXT: mov r6, r1
; CHECK-8M-SOFTFP-NEXT: mov r7, r1
; CHECK-8M-SOFTFP-NEXT: mov r8, r1
; CHECK-8M-SOFTFP-NEXT: mov r9, r1
; CHECK-8M-SOFTFP-NEXT: mov r10, r1
; CHECK-8M-SOFTFP-NEXT: mov r11, r1
; CHECK-8M-SOFTFP-NEXT: mov r12, r1
; CHECK-8M-SOFTFP-NEXT: msr apsr_nzcvqg, r1
; CHECK-8M-SOFTFP-NEXT: blxns r1
; CHECK-8M-SOFTFP-NEXT: vlldm sp
; CHECK-8M-SOFTFP-NEXT: add sp, #136
; CHECK-8M-SOFTFP-NEXT: pop.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-8M-SOFTFP-NEXT: pop {r7, pc}
;
; CHECK-81M-SOFT-LABEL: ns_call:
; CHECK-81M-SOFT: @ %bb.0: @ %entry
; CHECK-81M-SOFT-NEXT: push {r7, lr}
; CHECK-81M-SOFT-NEXT: mov r1, r0
; CHECK-81M-SOFT-NEXT: movs r0, #10
; CHECK-81M-SOFT-NEXT: push.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-81M-SOFT-NEXT: bic r1, r1, #1
; CHECK-81M-SOFT-NEXT: sub sp, #136
; CHECK-81M-SOFT-NEXT: vlstm sp
; CHECK-81M-SOFT-NEXT: clrm {r2, r3, r4, r5, r6, r7, r8, r9, r10, r11, r12, apsr}
; CHECK-81M-SOFT-NEXT: blxns r1
; CHECK-81M-SOFT-NEXT: vlldm sp
; CHECK-81M-SOFT-NEXT: add sp, #136
; CHECK-81M-SOFT-NEXT: pop.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-81M-SOFT-NEXT: pop {r7, pc}
;
; CHECK-81M-SOFTFP-LABEL: ns_call:
; CHECK-81M-SOFTFP: @ %bb.0: @ %entry
; CHECK-81M-SOFTFP-NEXT: push {r7, lr}
; CHECK-81M-SOFTFP-NEXT: mov r1, r0
; CHECK-81M-SOFTFP-NEXT: movs r0, #10
; CHECK-81M-SOFTFP-NEXT: push.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-81M-SOFTFP-NEXT: bic r1, r1, #1
; CHECK-81M-SOFTFP-NEXT: sub sp, #136
; CHECK-81M-SOFTFP-NEXT: vlstm sp
; CHECK-81M-SOFTFP-NEXT: clrm {r2, r3, r4, r5, r6, r7, r8, r9, r10, r11, r12, apsr}
; CHECK-81M-SOFTFP-NEXT: blxns r1
; CHECK-81M-SOFTFP-NEXT: vlldm sp
; CHECK-81M-SOFTFP-NEXT: add sp, #136
; CHECK-81M-SOFTFP-NEXT: pop.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-81M-SOFTFP-NEXT: pop {r7, pc}
entry:
%call = call i32 %fptr(i32 10) #3
ret i32 %call
}
attributes #2 = { nounwind }
attributes #3 = { "cmse_nonsecure_call" nounwind }
define i32 @ns_tail_call(i32 (i32)* nocapture %fptr) #4 {
; CHECK-8B-LABEL: ns_tail_call:
; CHECK-8B: @ %bb.0: @ %entry
; CHECK-8B-NEXT: push {r7, lr}
; CHECK-8B-NEXT: mov r1, r0
; CHECK-8B-NEXT: movs r0, #10
; CHECK-8B-NEXT: push {r4, r5, r6, r7}
; CHECK-8B-NEXT: mov r7, r11
; CHECK-8B-NEXT: mov r6, r10
; CHECK-8B-NEXT: mov r5, r9
; CHECK-8B-NEXT: mov r4, r8
; CHECK-8B-NEXT: push {r4, r5, r6, r7}
; CHECK-8B-NEXT: mov r2, #1
; CHECK-8B-NEXT: bics r1, r2
; CHECK-8B-NEXT: mov r2, r1
; CHECK-8B-NEXT: mov r3, r1
; CHECK-8B-NEXT: mov r4, r1
; CHECK-8B-NEXT: mov r5, r1
; CHECK-8B-NEXT: mov r6, r1
; CHECK-8B-NEXT: mov r7, r1
; CHECK-8B-NEXT: mov r8, r1
; CHECK-8B-NEXT: mov r9, r1
; CHECK-8B-NEXT: mov r10, r1
; CHECK-8B-NEXT: mov r11, r1
; CHECK-8B-NEXT: mov r12, r1
; CHECK-8B-NEXT: msr apsr, r1
; CHECK-8B-NEXT: blxns r1
; CHECK-8B-NEXT: pop {r4, r5, r6, r7}
; CHECK-8B-NEXT: mov r8, r4
; CHECK-8B-NEXT: mov r9, r5
; CHECK-8B-NEXT: mov r10, r6
; CHECK-8B-NEXT: mov r11, r7
; CHECK-8B-NEXT: pop {r4, r5, r6, r7}
; CHECK-8B-NEXT: pop {r7, pc}
;
; CHECK-8M-SOFT-LABEL: ns_tail_call:
; CHECK-8M-SOFT: @ %bb.0: @ %entry
; CHECK-8M-SOFT-NEXT: push {r7, lr}
; CHECK-8M-SOFT-NEXT: mov r1, r0
; CHECK-8M-SOFT-NEXT: movs r0, #10
; CHECK-8M-SOFT-NEXT: push.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-8M-SOFT-NEXT: bic r1, r1, #1
; CHECK-8M-SOFT-NEXT: msr apsr_nzcvqg, r1
; CHECK-8M-SOFT-NEXT: mov r2, r1
; CHECK-8M-SOFT-NEXT: mov r3, r1
; CHECK-8M-SOFT-NEXT: mov r4, r1
; CHECK-8M-SOFT-NEXT: mov r5, r1
; CHECK-8M-SOFT-NEXT: mov r6, r1
; CHECK-8M-SOFT-NEXT: mov r7, r1
; CHECK-8M-SOFT-NEXT: mov r8, r1
; CHECK-8M-SOFT-NEXT: mov r9, r1
; CHECK-8M-SOFT-NEXT: mov r10, r1
; CHECK-8M-SOFT-NEXT: mov r11, r1
; CHECK-8M-SOFT-NEXT: mov r12, r1
; CHECK-8M-SOFT-NEXT: blxns r1
; CHECK-8M-SOFT-NEXT: pop.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-8M-SOFT-NEXT: pop {r7, pc}
;
; CHECK-8M-SOFTFP-LABEL: ns_tail_call:
; CHECK-8M-SOFTFP: @ %bb.0: @ %entry
; CHECK-8M-SOFTFP-NEXT: push {r7, lr}
; CHECK-8M-SOFTFP-NEXT: mov r1, r0
; CHECK-8M-SOFTFP-NEXT: movs r0, #10
; CHECK-8M-SOFTFP-NEXT: push.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-8M-SOFTFP-NEXT: bic r1, r1, #1
; CHECK-8M-SOFTFP-NEXT: sub sp, #136
; CHECK-8M-SOFTFP-NEXT: vlstm sp
; CHECK-8M-SOFTFP-NEXT: mov r2, r1
; CHECK-8M-SOFTFP-NEXT: mov r3, r1
; CHECK-8M-SOFTFP-NEXT: mov r4, r1
; CHECK-8M-SOFTFP-NEXT: mov r5, r1
; CHECK-8M-SOFTFP-NEXT: mov r6, r1
; CHECK-8M-SOFTFP-NEXT: mov r7, r1
; CHECK-8M-SOFTFP-NEXT: mov r8, r1
; CHECK-8M-SOFTFP-NEXT: mov r9, r1
; CHECK-8M-SOFTFP-NEXT: mov r10, r1
; CHECK-8M-SOFTFP-NEXT: mov r11, r1
; CHECK-8M-SOFTFP-NEXT: mov r12, r1
; CHECK-8M-SOFTFP-NEXT: msr apsr_nzcvqg, r1
; CHECK-8M-SOFTFP-NEXT: blxns r1
; CHECK-8M-SOFTFP-NEXT: vlldm sp
; CHECK-8M-SOFTFP-NEXT: add sp, #136
; CHECK-8M-SOFTFP-NEXT: pop.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-8M-SOFTFP-NEXT: pop {r7, pc}
;
; CHECK-81M-SOFT-LABEL: ns_tail_call:
; CHECK-81M-SOFT: @ %bb.0: @ %entry
; CHECK-81M-SOFT-NEXT: push {r7, lr}
; CHECK-81M-SOFT-NEXT: mov r1, r0
; CHECK-81M-SOFT-NEXT: movs r0, #10
; CHECK-81M-SOFT-NEXT: push.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-81M-SOFT-NEXT: bic r1, r1, #1
; CHECK-81M-SOFT-NEXT: sub sp, #136
; CHECK-81M-SOFT-NEXT: vlstm sp
; CHECK-81M-SOFT-NEXT: clrm {r2, r3, r4, r5, r6, r7, r8, r9, r10, r11, r12, apsr}
; CHECK-81M-SOFT-NEXT: blxns r1
; CHECK-81M-SOFT-NEXT: vlldm sp
; CHECK-81M-SOFT-NEXT: add sp, #136
; CHECK-81M-SOFT-NEXT: pop.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-81M-SOFT-NEXT: pop {r7, pc}
;
; CHECK-81M-SOFTFP-LABEL: ns_tail_call:
; CHECK-81M-SOFTFP: @ %bb.0: @ %entry
; CHECK-81M-SOFTFP-NEXT: push {r7, lr}
; CHECK-81M-SOFTFP-NEXT: mov r1, r0
; CHECK-81M-SOFTFP-NEXT: movs r0, #10
; CHECK-81M-SOFTFP-NEXT: push.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-81M-SOFTFP-NEXT: bic r1, r1, #1
; CHECK-81M-SOFTFP-NEXT: sub sp, #136
; CHECK-81M-SOFTFP-NEXT: vlstm sp
; CHECK-81M-SOFTFP-NEXT: clrm {r2, r3, r4, r5, r6, r7, r8, r9, r10, r11, r12, apsr}
; CHECK-81M-SOFTFP-NEXT: blxns r1
; CHECK-81M-SOFTFP-NEXT: vlldm sp
; CHECK-81M-SOFTFP-NEXT: add sp, #136
; CHECK-81M-SOFTFP-NEXT: pop.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-81M-SOFTFP-NEXT: pop {r7, pc}
entry:
%call = tail call i32 %fptr(i32 10) #5
ret i32 %call
}
attributes #4 = { nounwind }
attributes #5 = { "cmse_nonsecure_call" nounwind }
define void (i32, i32, i32, i32)* @ns_tail_call_many_args(void (i32, i32, i32, i32)* %f, i32 %a, i32 %b, i32 %c, i32 %d) #6 {
; CHECK-8B-LABEL: ns_tail_call_many_args:
; CHECK-8B: @ %bb.0:
; CHECK-8B-NEXT: push {r4, r5, r7, lr}
; CHECK-8B-NEXT: mov r5, r3
; CHECK-8B-NEXT: mov r4, r0
; CHECK-8B-NEXT: ldr r3, [sp, #16]
; CHECK-8B-NEXT: mov r0, r1
; CHECK-8B-NEXT: mov r1, r2
; CHECK-8B-NEXT: mov r2, r5
; CHECK-8B-NEXT: push {r4, r5, r6, r7}
; CHECK-8B-NEXT: mov r7, r11
; CHECK-8B-NEXT: mov r6, r10
; CHECK-8B-NEXT: mov r5, r9
; CHECK-8B-NEXT: push {r5, r6, r7}
; CHECK-8B-NEXT: mov r5, r8
; CHECK-8B-NEXT: push {r5}
; CHECK-8B-NEXT: mov r5, #1
; CHECK-8B-NEXT: bics r4, r5
; CHECK-8B-NEXT: mov r5, r4
; CHECK-8B-NEXT: mov r6, r4
; CHECK-8B-NEXT: mov r7, r4
; CHECK-8B-NEXT: mov r8, r4
; CHECK-8B-NEXT: mov r9, r4
; CHECK-8B-NEXT: mov r10, r4
; CHECK-8B-NEXT: mov r11, r4
; CHECK-8B-NEXT: mov r12, r4
; CHECK-8B-NEXT: msr apsr, r4
; CHECK-8B-NEXT: blxns r4
; CHECK-8B-NEXT: pop {r4, r5, r6, r7}
; CHECK-8B-NEXT: mov r8, r4
; CHECK-8B-NEXT: mov r9, r5
; CHECK-8B-NEXT: mov r10, r6
; CHECK-8B-NEXT: mov r11, r7
; CHECK-8B-NEXT: pop {r4, r5, r6, r7}
; CHECK-8B-NEXT: mov r0, r4
; CHECK-8B-NEXT: pop {r4, r5, r7, pc}
;
; CHECK-8M-SOFT-LABEL: ns_tail_call_many_args:
; CHECK-8M-SOFT: @ %bb.0:
; CHECK-8M-SOFT-NEXT: push {r4, lr}
; CHECK-8M-SOFT-NEXT: mov r4, r0
; CHECK-8M-SOFT-NEXT: mov r12, r3
; CHECK-8M-SOFT-NEXT: mov r0, r1
; CHECK-8M-SOFT-NEXT: mov r1, r2
; CHECK-8M-SOFT-NEXT: ldr r3, [sp, #8]
; CHECK-8M-SOFT-NEXT: mov r2, r12
; CHECK-8M-SOFT-NEXT: push.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-8M-SOFT-NEXT: bic r4, r4, #1
; CHECK-8M-SOFT-NEXT: msr apsr_nzcvqg, r4
; CHECK-8M-SOFT-NEXT: mov r5, r4
; CHECK-8M-SOFT-NEXT: mov r6, r4
; CHECK-8M-SOFT-NEXT: mov r7, r4
; CHECK-8M-SOFT-NEXT: mov r8, r4
; CHECK-8M-SOFT-NEXT: mov r9, r4
; CHECK-8M-SOFT-NEXT: mov r10, r4
; CHECK-8M-SOFT-NEXT: mov r11, r4
; CHECK-8M-SOFT-NEXT: mov r12, r4
; CHECK-8M-SOFT-NEXT: blxns r4
; CHECK-8M-SOFT-NEXT: pop.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-8M-SOFT-NEXT: mov r0, r4
; CHECK-8M-SOFT-NEXT: pop {r4, pc}
;
; CHECK-8M-SOFTFP-LABEL: ns_tail_call_many_args:
; CHECK-8M-SOFTFP: @ %bb.0:
; CHECK-8M-SOFTFP-NEXT: push {r4, lr}
; CHECK-8M-SOFTFP-NEXT: mov r4, r0
; CHECK-8M-SOFTFP-NEXT: mov r12, r3
; CHECK-8M-SOFTFP-NEXT: mov r0, r1
; CHECK-8M-SOFTFP-NEXT: mov r1, r2
; CHECK-8M-SOFTFP-NEXT: ldr r3, [sp, #8]
; CHECK-8M-SOFTFP-NEXT: mov r2, r12
; CHECK-8M-SOFTFP-NEXT: push.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-8M-SOFTFP-NEXT: bic r4, r4, #1
; CHECK-8M-SOFTFP-NEXT: sub sp, #136
; CHECK-8M-SOFTFP-NEXT: vlstm sp
; CHECK-8M-SOFTFP-NEXT: mov r5, r4
; CHECK-8M-SOFTFP-NEXT: mov r6, r4
; CHECK-8M-SOFTFP-NEXT: mov r7, r4
; CHECK-8M-SOFTFP-NEXT: mov r8, r4
; CHECK-8M-SOFTFP-NEXT: mov r9, r4
; CHECK-8M-SOFTFP-NEXT: mov r10, r4
; CHECK-8M-SOFTFP-NEXT: mov r11, r4
; CHECK-8M-SOFTFP-NEXT: mov r12, r4
; CHECK-8M-SOFTFP-NEXT: msr apsr_nzcvqg, r4
; CHECK-8M-SOFTFP-NEXT: blxns r4
; CHECK-8M-SOFTFP-NEXT: vlldm sp
; CHECK-8M-SOFTFP-NEXT: add sp, #136
; CHECK-8M-SOFTFP-NEXT: pop.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-8M-SOFTFP-NEXT: mov r0, r4
; CHECK-8M-SOFTFP-NEXT: pop {r4, pc}
;
; CHECK-81M-SOFT-LABEL: ns_tail_call_many_args:
; CHECK-81M-SOFT: @ %bb.0:
; CHECK-81M-SOFT-NEXT: push {r4, lr}
; CHECK-81M-SOFT-NEXT: mov r4, r0
; CHECK-81M-SOFT-NEXT: mov r12, r3
; CHECK-81M-SOFT-NEXT: mov r0, r1
; CHECK-81M-SOFT-NEXT: mov r1, r2
; CHECK-81M-SOFT-NEXT: ldr r3, [sp, #8]
; CHECK-81M-SOFT-NEXT: mov r2, r12
; CHECK-81M-SOFT-NEXT: push.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-81M-SOFT-NEXT: bic r4, r4, #1
; CHECK-81M-SOFT-NEXT: sub sp, #136
; CHECK-81M-SOFT-NEXT: vlstm sp
; CHECK-81M-SOFT-NEXT: clrm {r5, r6, r7, r8, r9, r10, r11, r12, apsr}
; CHECK-81M-SOFT-NEXT: blxns r4
; CHECK-81M-SOFT-NEXT: vlldm sp
; CHECK-81M-SOFT-NEXT: add sp, #136
; CHECK-81M-SOFT-NEXT: pop.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-81M-SOFT-NEXT: mov r0, r4
; CHECK-81M-SOFT-NEXT: pop {r4, pc}
;
; CHECK-81M-SOFTFP-LABEL: ns_tail_call_many_args:
; CHECK-81M-SOFTFP: @ %bb.0:
; CHECK-81M-SOFTFP-NEXT: push {r4, lr}
; CHECK-81M-SOFTFP-NEXT: mov r4, r0
; CHECK-81M-SOFTFP-NEXT: mov r12, r3
; CHECK-81M-SOFTFP-NEXT: mov r0, r1
; CHECK-81M-SOFTFP-NEXT: mov r1, r2
; CHECK-81M-SOFTFP-NEXT: ldr r3, [sp, #8]
; CHECK-81M-SOFTFP-NEXT: mov r2, r12
; CHECK-81M-SOFTFP-NEXT: push.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-81M-SOFTFP-NEXT: bic r4, r4, #1
; CHECK-81M-SOFTFP-NEXT: sub sp, #136
; CHECK-81M-SOFTFP-NEXT: vlstm sp
; CHECK-81M-SOFTFP-NEXT: clrm {r5, r6, r7, r8, r9, r10, r11, r12, apsr}
; CHECK-81M-SOFTFP-NEXT: blxns r4
; CHECK-81M-SOFTFP-NEXT: vlldm sp
; CHECK-81M-SOFTFP-NEXT: add sp, #136
; CHECK-81M-SOFTFP-NEXT: pop.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-81M-SOFTFP-NEXT: mov r0, r4
; CHECK-81M-SOFTFP-NEXT: pop {r4, pc}
tail call void %f(i32 %a, i32 %b, i32 %c, i32 %d) #7
ret void (i32, i32, i32, i32)* %f
}
attributes #6 = { nounwind }
attributes #7 = { "cmse_nonsecure_call" nounwind }
define i32 @ns_call_void(i32 %reg0, i32 ()* nocapture %fptr) #8 {
; CHECK-8B-LABEL: ns_call_void:
; CHECK-8B: @ %bb.0: @ %entry
; CHECK-8B-NEXT: push {r7, lr}
; CHECK-8B-NEXT: push {r4, r5, r6, r7}
; CHECK-8B-NEXT: mov r7, r11
; CHECK-8B-NEXT: mov r6, r10
; CHECK-8B-NEXT: mov r5, r9
; CHECK-8B-NEXT: mov r4, r8
; CHECK-8B-NEXT: push {r4, r5, r6, r7}
; CHECK-8B-NEXT: mov r0, #1
; CHECK-8B-NEXT: bics r1, r0
; CHECK-8B-NEXT: mov r0, r1
; CHECK-8B-NEXT: mov r2, r1
; CHECK-8B-NEXT: mov r3, r1
; CHECK-8B-NEXT: mov r4, r1
; CHECK-8B-NEXT: mov r5, r1
; CHECK-8B-NEXT: mov r6, r1
; CHECK-8B-NEXT: mov r7, r1
; CHECK-8B-NEXT: mov r8, r1
; CHECK-8B-NEXT: mov r9, r1
; CHECK-8B-NEXT: mov r10, r1
; CHECK-8B-NEXT: mov r11, r1
; CHECK-8B-NEXT: mov r12, r1
; CHECK-8B-NEXT: msr apsr, r1
; CHECK-8B-NEXT: blxns r1
; CHECK-8B-NEXT: pop {r4, r5, r6, r7}
; CHECK-8B-NEXT: mov r8, r4
; CHECK-8B-NEXT: mov r9, r5
; CHECK-8B-NEXT: mov r10, r6
; CHECK-8B-NEXT: mov r11, r7
; CHECK-8B-NEXT: pop {r4, r5, r6, r7}
; CHECK-8B-NEXT: pop {r7, pc}
;
; CHECK-8M-SOFT-LABEL: ns_call_void:
; CHECK-8M-SOFT: @ %bb.0: @ %entry
; CHECK-8M-SOFT-NEXT: push {r7, lr}
; CHECK-8M-SOFT-NEXT: push.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-8M-SOFT-NEXT: bic r1, r1, #1
; CHECK-8M-SOFT-NEXT: msr apsr_nzcvqg, r1
; CHECK-8M-SOFT-NEXT: mov r0, r1
; CHECK-8M-SOFT-NEXT: mov r2, r1
; CHECK-8M-SOFT-NEXT: mov r3, r1
; CHECK-8M-SOFT-NEXT: mov r4, r1
; CHECK-8M-SOFT-NEXT: mov r5, r1
; CHECK-8M-SOFT-NEXT: mov r6, r1
; CHECK-8M-SOFT-NEXT: mov r7, r1
; CHECK-8M-SOFT-NEXT: mov r8, r1
; CHECK-8M-SOFT-NEXT: mov r9, r1
; CHECK-8M-SOFT-NEXT: mov r10, r1
; CHECK-8M-SOFT-NEXT: mov r11, r1
; CHECK-8M-SOFT-NEXT: mov r12, r1
; CHECK-8M-SOFT-NEXT: blxns r1
; CHECK-8M-SOFT-NEXT: pop.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-8M-SOFT-NEXT: pop {r7, pc}
;
; CHECK-8M-SOFTFP-LABEL: ns_call_void:
; CHECK-8M-SOFTFP: @ %bb.0: @ %entry
; CHECK-8M-SOFTFP-NEXT: push {r7, lr}
; CHECK-8M-SOFTFP-NEXT: push.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-8M-SOFTFP-NEXT: bic r1, r1, #1
; CHECK-8M-SOFTFP-NEXT: sub sp, #136
; CHECK-8M-SOFTFP-NEXT: vlstm sp
; CHECK-8M-SOFTFP-NEXT: mov r0, r1
; CHECK-8M-SOFTFP-NEXT: mov r2, r1
; CHECK-8M-SOFTFP-NEXT: mov r3, r1
; CHECK-8M-SOFTFP-NEXT: mov r4, r1
; CHECK-8M-SOFTFP-NEXT: mov r5, r1
; CHECK-8M-SOFTFP-NEXT: mov r6, r1
; CHECK-8M-SOFTFP-NEXT: mov r7, r1
; CHECK-8M-SOFTFP-NEXT: mov r8, r1
; CHECK-8M-SOFTFP-NEXT: mov r9, r1
; CHECK-8M-SOFTFP-NEXT: mov r10, r1
; CHECK-8M-SOFTFP-NEXT: mov r11, r1
; CHECK-8M-SOFTFP-NEXT: mov r12, r1
; CHECK-8M-SOFTFP-NEXT: msr apsr_nzcvqg, r1
; CHECK-8M-SOFTFP-NEXT: blxns r1
; CHECK-8M-SOFTFP-NEXT: vlldm sp
; CHECK-8M-SOFTFP-NEXT: add sp, #136
; CHECK-8M-SOFTFP-NEXT: pop.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-8M-SOFTFP-NEXT: pop {r7, pc}
;
; CHECK-81M-SOFT-LABEL: ns_call_void:
; CHECK-81M-SOFT: @ %bb.0: @ %entry
; CHECK-81M-SOFT-NEXT: push {r7, lr}
; CHECK-81M-SOFT-NEXT: push.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-81M-SOFT-NEXT: bic r1, r1, #1
; CHECK-81M-SOFT-NEXT: sub sp, #136
; CHECK-81M-SOFT-NEXT: vlstm sp
; CHECK-81M-SOFT-NEXT: clrm {r0, r2, r3, r4, r5, r6, r7, r8, r9, r10, r11, r12, apsr}
; CHECK-81M-SOFT-NEXT: blxns r1
; CHECK-81M-SOFT-NEXT: vlldm sp
; CHECK-81M-SOFT-NEXT: add sp, #136
; CHECK-81M-SOFT-NEXT: pop.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-81M-SOFT-NEXT: pop {r7, pc}
;
; CHECK-81M-SOFTFP-LABEL: ns_call_void:
; CHECK-81M-SOFTFP: @ %bb.0: @ %entry
; CHECK-81M-SOFTFP-NEXT: push {r7, lr}
; CHECK-81M-SOFTFP-NEXT: push.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-81M-SOFTFP-NEXT: bic r1, r1, #1
; CHECK-81M-SOFTFP-NEXT: sub sp, #136
; CHECK-81M-SOFTFP-NEXT: vlstm sp
; CHECK-81M-SOFTFP-NEXT: clrm {r0, r2, r3, r4, r5, r6, r7, r8, r9, r10, r11, r12, apsr}
; CHECK-81M-SOFTFP-NEXT: blxns r1
; CHECK-81M-SOFTFP-NEXT: vlldm sp
; CHECK-81M-SOFTFP-NEXT: add sp, #136
; CHECK-81M-SOFTFP-NEXT: pop.w {r4, r5, r6, r7, r8, r9, r10, r11}
; CHECK-81M-SOFTFP-NEXT: pop {r7, pc}
entry:
%call = call i32 %fptr() #9
ret i32 %call
}
attributes #8 = { nounwind }
attributes #9 = { "cmse_nonsecure_call" nounwind }