builtins-ppc-p10vector.c
63.2 KB
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
1626
1627
1628
1629
1630
1631
1632
1633
1634
1635
1636
1637
1638
1639
1640
1641
1642
1643
1644
1645
1646
1647
1648
1649
1650
1651
1652
1653
1654
1655
1656
1657
1658
1659
1660
1661
1662
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
1677
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
1809
1810
1811
1812
1813
1814
1815
1816
1817
1818
1819
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848
1849
1850
1851
1852
1853
1854
1855
1856
1857
1858
1859
1860
1861
1862
1863
1864
1865
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
1882
// REQUIRES: powerpc-registered-target
// RUN: %clang_cc1 -target-feature +vsx \
// RUN: -target-cpu pwr10 -triple powerpc64-unknown-unknown -emit-llvm %s \
// RUN: -o - | FileCheck %s -check-prefixes=CHECK-BE,CHECK
// RUN: %clang_cc1 -target-feature +vsx \
// RUN: -target-cpu pwr10 -triple powerpc64le-unknown-unknown -emit-llvm %s \
// RUN: -o - | FileCheck %s -check-prefixes=CHECK-LE,CHECK
#include <altivec.h>
vector signed __int128 vi128a;
vector signed char vsca, vscb;
vector unsigned char vuca, vucb, vucc;
vector signed short vssa, vssb;
vector unsigned short vusa, vusb, vusc;
vector signed int vsia, vsib;
vector unsigned int vuia, vuib, vuic;
vector signed long long vslla, vsllb;
vector unsigned long long vulla, vullb, vullc;
vector signed __int128 vsi128a, vsi128b;
vector unsigned __int128 vui128a, vui128b, vui128c;
vector float vfa, vfb;
vector double vda, vdb;
float fa;
double da;
signed int sia;
signed int *iap;
unsigned int uia, uib, *uiap;
signed char *cap;
unsigned char uca;
const unsigned char *ucap;
const signed short *sap;
unsigned short usa;
const unsigned short *usap;
const signed long long *llap;
signed long long llb;
unsigned long long ulla;
const unsigned long long *ullap;
vector signed long long test_vec_mul_sll(void) {
// CHECK: mul <2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_mul(vslla, vsllb);
}
vector unsigned long long test_vec_mul_ull(void) {
// CHECK: mul <2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_mul(vulla, vullb);
}
vector signed int test_vec_div_si(void) {
// CHECK: sdiv <4 x i32>
// CHECK-NEXT: ret <4 x i32>
return vec_div(vsia, vsib);
}
vector unsigned int test_vec_div_ui(void) {
// CHECK: udiv <4 x i32>
// CHECK-NEXT: ret <4 x i32>
return vec_div(vuia, vuib);
}
vector signed long long test_vec_div_sll(void) {
// CHECK: sdiv <2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_div(vslla, vsllb);
}
vector unsigned long long test_vec_div_ull(void) {
// CHECK: udiv <2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_div(vulla, vullb);
}
vector unsigned __int128 test_vec_div_u128(void) {
// CHECK: udiv <1 x i128>
// CHECK-NEXT: ret <1 x i128>
return vec_div(vui128a, vui128b);
}
vector signed __int128 test_vec_div_s128(void) {
// CHECK: sdiv <1 x i128>
// CHECK-NEXT: ret <1 x i128>
return vec_div(vsi128a, vsi128b);
}
vector signed int test_vec_dive_si(void) {
// CHECK: @llvm.ppc.altivec.vdivesw(<4 x i32> %{{.+}}, <4 x i32> %{{.+}})
// CHECK-NEXT: ret <4 x i32>
return vec_dive(vsia, vsib);
}
vector unsigned int test_vec_dive_ui(void) {
// CHECK: @llvm.ppc.altivec.vdiveuw(<4 x i32> %{{.+}}, <4 x i32> %{{.+}})
// CHECK-NEXT: ret <4 x i32>
return vec_dive(vuia, vuib);
}
vector signed long long test_vec_dive_sll(void) {
// CHECK: @llvm.ppc.altivec.vdivesd(<2 x i64> %{{.+}}, <2 x i64> %{{.+}})
// CHECK-NEXT: ret <2 x i64>
return vec_dive(vslla, vsllb);
}
vector unsigned long long test_vec_dive_ull(void) {
// CHECK: @llvm.ppc.altivec.vdiveud(<2 x i64> %{{.+}}, <2 x i64> %{{.+}})
// CHECK-NEXT: ret <2 x i64>
return vec_dive(vulla, vullb);
}
vector unsigned __int128 test_vec_dive_u128(void) {
// CHECK: @llvm.ppc.altivec.vdiveuq(<1 x i128> %{{.+}}, <1 x i128> %{{.+}})
// CHECK-NEXT: ret <1 x i128>
return vec_dive(vui128a, vui128b);
}
vector signed __int128 test_vec_dive_s128(void) {
// CHECK: @llvm.ppc.altivec.vdivesq(<1 x i128> %{{.+}}, <1 x i128> %{{.+}})
// CHECK-NEXT: ret <1 x i128>
return vec_dive(vsi128a, vsi128b);
}
vector signed int test_vec_mulh_si(void) {
// CHECK: @llvm.ppc.altivec.vmulhsw(<4 x i32> %{{.+}}, <4 x i32> %{{.+}})
// CHECK-NEXT: ret <4 x i32>
return vec_mulh(vsia, vsib);
}
vector unsigned int test_vec_mulh_ui(void) {
// CHECK: @llvm.ppc.altivec.vmulhuw(<4 x i32> %{{.+}}, <4 x i32> %{{.+}})
// CHECK-NEXT: ret <4 x i32>
return vec_mulh(vuia, vuib);
}
vector signed long long test_vec_mulh_sll(void) {
// CHECK: @llvm.ppc.altivec.vmulhsd(<2 x i64> %{{.+}}, <2 x i64> %{{.+}})
// CHECK-NEXT: ret <2 x i64>
return vec_mulh(vslla, vsllb);
}
vector unsigned long long test_vec_mulh_ull(void) {
// CHECK: @llvm.ppc.altivec.vmulhud(<2 x i64> %{{.+}}, <2 x i64> %{{.+}})
// CHECK-NEXT: ret <2 x i64>
return vec_mulh(vulla, vullb);
}
vector signed int test_vec_mod_si(void) {
// CHECK: srem <4 x i32>
// CHECK-NEXT: ret <4 x i32>
return vec_mod(vsia, vsib);
}
vector unsigned int test_vec_mod_ui(void) {
// CHECK: urem <4 x i32>
// CHECK-NEXT: ret <4 x i32>
return vec_mod(vuia, vuib);
}
vector signed long long test_vec_mod_sll(void) {
// CHECK: srem <2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_mod(vslla, vsllb);
}
vector unsigned long long test_vec_mod_ull(void) {
// CHECK: urem <2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_mod(vulla, vullb);
}
vector unsigned char test_xvcvspbf16(vector unsigned char vc) {
// CHECK-LABEL: @test_xvcvspbf16(
// CHECK: [[TMP0:%.*]] = call <16 x i8> @llvm.ppc.vsx.xvcvspbf16(<16 x i8> [[VC:%.*]])
return __builtin_vsx_xvcvspbf16(vc);
}
vector unsigned char test_xvcvbf16spn(vector unsigned char vc) {
// CHECK-LABEL: @test_xvcvbf16spn(
// CHECK: [[TMP0:%.*]] = call <16 x i8> @llvm.ppc.vsx.xvcvbf16spn(<16 x i8> [[VC:%.*]])
return __builtin_vsx_xvcvbf16spn(vc);
}
vector unsigned long long test_vpdepd(void) {
// CHECK: @llvm.ppc.altivec.vpdepd(<2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_pdep(vulla, vullb);
}
vector unsigned long long test_vpextd(void) {
// CHECK: @llvm.ppc.altivec.vpextd(<2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_pext(vulla, vullb);
}
vector unsigned char test_vec_stril_uc(void) {
// CHECK-BE: @llvm.ppc.altivec.vstribl(<16 x i8> %{{.+}})
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: @llvm.ppc.altivec.vstribr(<16 x i8> %{{.+}})
// CHECK-LE-NEXT: ret <16 x i8>
return vec_stril(vuca);
}
vector signed char test_vec_stril_sc(void) {
// CHECK-BE: @llvm.ppc.altivec.vstribl(<16 x i8> %{{.+}})
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: @llvm.ppc.altivec.vstribr(<16 x i8> %{{.+}})
// CHECK-LE-NEXT: ret <16 x i8>
return vec_stril(vsca);
}
vector unsigned short test_vec_stril_us(void) {
// CHECK-BE: @llvm.ppc.altivec.vstrihl(<8 x i16> %{{.+}})
// CHECK-BE-NEXT: ret <8 x i16>
// CHECK-LE: @llvm.ppc.altivec.vstrihr(<8 x i16> %{{.+}})
// CHECK-LE-NEXT: ret <8 x i16>
return vec_stril(vusa);
}
vector signed short test_vec_stril_ss(void) {
// CHECK-BE: @llvm.ppc.altivec.vstrihl(<8 x i16> %{{.+}})
// CHECK-BE-NEXT: ret <8 x i16>
// CHECK-LE: @llvm.ppc.altivec.vstrihr(<8 x i16> %{{.+}})
// CHECK-LE-NEXT: ret <8 x i16>
return vec_stril(vssa);
}
int test_vec_stril_p_uc(void) {
// CHECK-BE: @llvm.ppc.altivec.vstribl.p(i32 0, <16 x i8> %{{.+}})
// CHECK-BE-NEXT: ret i32
// CHECK-LE: @llvm.ppc.altivec.vstribr.p(i32 0, <16 x i8> %{{.+}})
// CHECK-LE-NEXT: ret i32
return vec_stril_p(vuca);
}
int test_vec_stril_p_sc(void) {
// CHECK-BE: @llvm.ppc.altivec.vstribl.p(i32 0, <16 x i8> %{{.+}})
// CHECK-BE-NEXT: ret i32
// CHECK-LE: @llvm.ppc.altivec.vstribr.p(i32 0, <16 x i8> %{{.+}})
// CHECK-LE-NEXT: ret i32
return vec_stril_p(vsca);
}
int test_vec_stril_p_us(void) {
// CHECK-BE: @llvm.ppc.altivec.vstrihl.p(i32 0, <8 x i16> %{{.+}})
// CHECK-BE-NEXT: ret i32
// CHECK-LE: @llvm.ppc.altivec.vstrihr.p(i32 0, <8 x i16> %{{.+}})
// CHECK-LE-NEXT: ret i32
return vec_stril_p(vusa);
}
int test_vec_stril_p_ss(void) {
// CHECK-BE: @llvm.ppc.altivec.vstrihl.p(i32 0, <8 x i16> %{{.+}})
// CHECK-BE-NEXT: ret i32
// CHECK-LE: @llvm.ppc.altivec.vstrihr.p(i32 0, <8 x i16> %{{.+}})
// CHECK-LE-NEXT: ret i32
return vec_stril_p(vssa);
}
vector unsigned char test_vec_stril_p_uc_2(vector unsigned char *ptr, int len) {
// CHECK-BE: icmp slt i32
// CHECK-BE: br i1
// CHECK-BE: for.body:
// CHECK-BE: @llvm.ppc.altivec.vstribl.p(i32 0, <16 x i8> %{{.+}})
// CHECK-BE: if.then:
// CHECK-BE: @llvm.ppc.altivec.vstribl(<16 x i8> %{{.+}})
// CHECK-BE: ret <16 x i8>
// CHECK-LE: icmp slt i32
// CHECK-LE: br i1
// CHECK-LE: for.body:
// CHECK-LE: @llvm.ppc.altivec.vstribr.p(i32 0, <16 x i8> %{{.+}})
// CHECK-LE: if.then:
// CHECK-LE: @llvm.ppc.altivec.vstribr(<16 x i8> %{{.+}})
// CHECK-LE: ret <16 x i8>
for (int i = 0; i < len; i++) {
if (vec_stril_p(*(ptr + i))) {
return vec_stril(*(ptr + i));
}
}
return vec_stril(*(ptr));
}
vector signed char test_vec_stril_p_sc_2(vector signed char *ptr, int len) {
// CHECK-BE: icmp slt i32
// CHECK-BE: br i1
// CHECK-BE: for.body:
// CHECK-BE: @llvm.ppc.altivec.vstribl.p(i32 0, <16 x i8> %{{.+}})
// CHECK-BE: if.then:
// CHECK-BE: @llvm.ppc.altivec.vstribl(<16 x i8> %{{.+}})
// CHECK-BE: ret <16 x i8>
// CHECK-LE: icmp slt i32
// CHECK-LE: br i1
// CHECK-LE: for.body:
// CHECK-LE: @llvm.ppc.altivec.vstribr.p(i32 0, <16 x i8> %{{.+}})
// CHECK-LE: if.then:
// CHECK-LE: @llvm.ppc.altivec.vstribr(<16 x i8> %{{.+}})
// CHECK-LE: ret <16 x i8>
for (int i = 0; i < len; i++) {
if (vec_stril_p(*(ptr + i))) {
return vec_stril(*(ptr + i));
}
}
return vec_stril(*(ptr));
}
vector unsigned short test_vec_stril_p_us_2(vector unsigned short *ptr, int len) {
// CHECK-BE: icmp slt i32
// CHECK-BE: br i1
// CHECK-BE: for.body:
// CHECK-BE: @llvm.ppc.altivec.vstrihl.p(i32 0, <8 x i16> %{{.+}})
// CHECK-BE: if.then:
// CHECK-BE: @llvm.ppc.altivec.vstrihl(<8 x i16> %{{.+}})
// CHECK-BE: ret <8 x i16>
// CHECK-LE: icmp slt i32
// CHECK-LE: br i1
// CHECK-LE: for.body:
// CHECK-LE: @llvm.ppc.altivec.vstrihr.p(i32 0, <8 x i16> %{{.+}})
// CHECK-LE: if.then:
// CHECK-LE: @llvm.ppc.altivec.vstrihr(<8 x i16> %{{.+}})
// CHECK-LE: ret <8 x i16>
for (int i = 0; i < len; i++) {
if (vec_stril_p(*(ptr + i))) {
return vec_stril(*(ptr + i));
}
}
return vec_stril(*(ptr));
}
vector signed short test_vec_stril_p_ss_2(vector signed short *ptr, int len) {
// CHECK-BE: icmp slt i32
// CHECK-BE: br i1
// CHECK-BE: for.body:
// CHECK-BE: @llvm.ppc.altivec.vstrihl.p(i32 0, <8 x i16> %{{.+}})
// CHECK-BE: if.then:
// CHECK-BE: @llvm.ppc.altivec.vstrihl(<8 x i16> %{{.+}})
// CHECK-BE: ret <8 x i16>
// CHECK-LE: icmp slt i32
// CHECK-LE: br i1
// CHECK-LE: for.body:
// CHECK-LE: @llvm.ppc.altivec.vstrihr.p(i32 0, <8 x i16> %{{.+}})
// CHECK-LE: if.then:
// CHECK-LE: @llvm.ppc.altivec.vstrihr(<8 x i16> %{{.+}})
// CHECK-LE: ret <8 x i16>
for (int i = 0; i < len; i++) {
if (vec_stril_p(*(ptr + i))) {
return vec_stril(*(ptr + i));
}
}
return vec_stril(*(ptr));
}
vector unsigned char test_vec_strir_uc(void) {
// CHECK-BE: @llvm.ppc.altivec.vstribr(<16 x i8> %{{.+}})
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: @llvm.ppc.altivec.vstribl(<16 x i8> %{{.+}})
// CHECK-LE-NEXT: ret <16 x i8>
return vec_strir(vuca);
}
vector signed char test_vec_strir_sc(void) {
// CHECK-BE: @llvm.ppc.altivec.vstribr(<16 x i8> %{{.+}})
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: @llvm.ppc.altivec.vstribl(<16 x i8> %{{.+}})
// CHECK-LE-NEXT: ret <16 x i8>
return vec_strir(vsca);
}
vector unsigned short test_vec_strir_us(void) {
// CHECK-BE: @llvm.ppc.altivec.vstrihr(<8 x i16> %{{.+}})
// CHECK-BE-NEXT: ret <8 x i16>
// CHECK-LE: @llvm.ppc.altivec.vstrihl(<8 x i16> %{{.+}})
// CHECK-LE-NEXT: ret <8 x i16>
return vec_strir(vusa);
}
vector signed short test_vec_strir_ss(void) {
// CHECK-BE: @llvm.ppc.altivec.vstrihr(<8 x i16> %{{.+}})
// CHECK-BE-NEXT: ret <8 x i16>
// CHECK-LE: @llvm.ppc.altivec.vstrihl(<8 x i16> %{{.+}})
// CHECK-LE-NEXT: ret <8 x i16>
return vec_strir(vssa);
}
int test_vec_strir_p_uc(void) {
// CHECK-BE: @llvm.ppc.altivec.vstribr.p(i32 0, <16 x i8> %{{.+}})
// CHECK-BE-NEXT: ret i32
// CHECK-LE: @llvm.ppc.altivec.vstribl.p(i32 0, <16 x i8> %{{.+}})
// CHECK-LE-NEXT: ret i32
return vec_strir_p(vuca);
}
int test_vec_strir_p_sc(void) {
// CHECK-BE: @llvm.ppc.altivec.vstribr.p(i32 0, <16 x i8> %{{.+}})
// CHECK-BE-NEXT: ret i32
// CHECK-LE: @llvm.ppc.altivec.vstribl.p(i32 0, <16 x i8> %{{.+}})
// CHECK-LE-NEXT: ret i32
return vec_strir_p(vsca);
}
int test_vec_strir_p_us(void) {
// CHECK-BE: @llvm.ppc.altivec.vstrihr.p(i32 0, <8 x i16> %{{.+}})
// CHECK-BE-NEXT: ret i32
// CHECK-LE: @llvm.ppc.altivec.vstrihl.p(i32 0, <8 x i16> %{{.+}})
// CHECK-LE-NEXT: ret i32
return vec_strir_p(vusa);
}
int test_vec_strir_p_ss(void) {
// CHECK-BE: @llvm.ppc.altivec.vstrihr.p(i32 0, <8 x i16> %{{.+}})
// CHECK-BE-NEXT: ret i32
// CHECK-LE: @llvm.ppc.altivec.vstrihl.p(i32 0, <8 x i16> %{{.+}})
// CHECK-LE-NEXT: ret i32
return vec_strir_p(vssa);
}
vector unsigned char test_vec_strir_p_uc_2(vector unsigned char *ptr, int len) {
// CHECK-BE: icmp slt i32
// CHECK-BE: br i1
// CHECK-BE: for.body:
// CHECK-BE: @llvm.ppc.altivec.vstribr.p(i32 0, <16 x i8> %{{.+}})
// CHECK-BE: if.then:
// CHECK-BE: @llvm.ppc.altivec.vstribr(<16 x i8> %{{.+}})
// CHECK-BE: ret <16 x i8>
// CHECK-LE: icmp slt i32
// CHECK-LE: br i1
// CHECK-LE: for.body:
// CHECK-LE: @llvm.ppc.altivec.vstribl.p(i32 0, <16 x i8> %{{.+}})
// CHECK-LE: if.then:
// CHECK-LE: @llvm.ppc.altivec.vstribl(<16 x i8> %{{.+}})
// CHECK-LE: ret <16 x i8>
for (int i = 0; i < len; i++) {
if (vec_strir_p(*(ptr + i))) {
return vec_strir(*(ptr + i));
}
}
return vec_strir(*(ptr));
}
vector signed char test_vec_strir_p_sc_2(vector signed char *ptr, int len) {
// CHECK-BE: icmp slt i32
// CHECK-BE: br i1
// CHECK-BE: for.body:
// CHECK-BE: @llvm.ppc.altivec.vstribr.p(i32 0, <16 x i8> %{{.+}})
// CHECK-BE: if.then:
// CHECK-BE: @llvm.ppc.altivec.vstribr(<16 x i8> %{{.+}})
// CHECK-BE: ret <16 x i8>
// CHECK-LE: icmp slt i32
// CHECK-LE: br i1
// CHECK-LE: for.body:
// CHECK-LE: @llvm.ppc.altivec.vstribl.p(i32 0, <16 x i8> %{{.+}})
// CHECK-LE: if.then:
// CHECK-LE: @llvm.ppc.altivec.vstribl(<16 x i8> %{{.+}})
// CHECK-LE: ret <16 x i8>
for (int i = 0; i < len; i++) {
if (vec_strir_p(*(ptr + i))) {
return vec_strir(*(ptr + i));
}
}
return vec_strir(*(ptr));
}
vector unsigned short test_vec_strir_p_us_2(vector unsigned short *ptr, int len) {
// CHECK-BE: icmp slt i32
// CHECK-BE: br i1
// CHECK-BE: for.body:
// CHECK-BE: @llvm.ppc.altivec.vstrihr.p(i32 0, <8 x i16> %{{.+}})
// CHECK-BE: if.then:
// CHECK-BE: @llvm.ppc.altivec.vstrihr(<8 x i16> %{{.+}})
// CHECK-BE: ret <8 x i16>
// CHECK-LE: icmp slt i32
// CHECK-LE: br i1
// CHECK-LE: for.body:
// CHECK-LE: @llvm.ppc.altivec.vstrihl.p(i32 0, <8 x i16> %{{.+}})
// CHECK-LE: if.then:
// CHECK-LE: @llvm.ppc.altivec.vstrihl(<8 x i16> %{{.+}})
// CHECK-LE: ret <8 x i16>
for (int i = 0; i < len; i++) {
if (vec_strir_p(*(ptr + i))) {
return vec_strir(*(ptr + i));
}
}
return vec_strir(*(ptr));
}
vector signed short test_vec_strir_p_ss_2(vector signed short *ptr, int len) {
// CHECK-BE: icmp slt i32
// CHECK-BE: br i1
// CHECK-BE: for.body:
// CHECK-BE: @llvm.ppc.altivec.vstrihr.p(i32 0, <8 x i16> %{{.+}})
// CHECK-BE: if.then:
// CHECK-BE: @llvm.ppc.altivec.vstrihr(<8 x i16> %{{.+}})
// CHECK-BE: ret <8 x i16>
// CHECK-LE: icmp slt i32
// CHECK-LE: br i1
// CHECK-LE: for.body:
// CHECK-LE: @llvm.ppc.altivec.vstrihl.p(i32 0, <8 x i16> %{{.+}})
// CHECK-LE: if.then:
// CHECK-LE: @llvm.ppc.altivec.vstrihl(<8 x i16> %{{.+}})
// CHECK-LE: ret <8 x i16>
for (int i = 0; i < len; i++) {
if (vec_strir_p(*(ptr + i))) {
return vec_strir(*(ptr + i));
}
}
return vec_strir(*(ptr));
}
unsigned int test_vec_extractm_uc(void) {
// CHECK: @llvm.ppc.altivec.vextractbm(<16 x i8> %{{.+}})
// CHECK-NEXT: ret i32
return vec_extractm(vuca);
}
unsigned int test_vec_extractm_us(void) {
// CHECK: @llvm.ppc.altivec.vextracthm(<8 x i16> %{{.+}})
// CHECK-NEXT: ret i32
return vec_extractm(vusa);
}
unsigned int test_vec_extractm_ui(void) {
// CHECK: @llvm.ppc.altivec.vextractwm(<4 x i32> %{{.+}})
// CHECK-NEXT: ret i32
return vec_extractm(vuia);
}
unsigned int test_vec_extractm_ull(void) {
// CHECK: @llvm.ppc.altivec.vextractdm(<2 x i64> %{{.+}})
// CHECK-NEXT: ret i32
return vec_extractm(vulla);
}
unsigned int test_vec_extractm_u128(void) {
// CHECK: @llvm.ppc.altivec.vextractqm(<1 x i128> %{{.+}})
// CHECK-NEXT: ret i32
return vec_extractm(vui128a);
}
vector unsigned long long test_vcfuged(void) {
// CHECK: @llvm.ppc.altivec.vcfuged(<2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_cfuge(vulla, vullb);
}
vector unsigned char test_vec_expandm_uc(void) {
// CHECK: @llvm.ppc.altivec.vexpandbm(<16 x i8> %{{.+}})
// CHECK-NEXT: ret <16 x i8>
return vec_expandm(vuca);
}
vector unsigned short test_vec_expandm_us(void) {
// CHECK: @llvm.ppc.altivec.vexpandhm(<8 x i16> %{{.+}})
// CHECK-NEXT: ret <8 x i16>
return vec_expandm(vusa);
}
vector unsigned int test_vec_expandm_ui(void) {
// CHECK: @llvm.ppc.altivec.vexpandwm(<4 x i32> %{{.+}})
// CHECK-NEXT: ret <4 x i32>
return vec_expandm(vuia);
}
vector unsigned long long test_vec_expandm_ull(void) {
// CHECK: @llvm.ppc.altivec.vexpanddm(<2 x i64> %{{.+}})
// CHECK-NEXT: ret <2 x i64>
return vec_expandm(vulla);
}
vector unsigned __int128 test_vec_expandm_u128(void) {
// CHECK: @llvm.ppc.altivec.vexpandqm(<1 x i128> %{{.+}})
// CHECK-NEXT: ret <1 x i128>
return vec_expandm(vui128a);
}
unsigned long long test_vec_cntm_uc(void) {
// CHECK: @llvm.ppc.altivec.vcntmbb(<16 x i8> %{{.+}}, i32
// CHECK-NEXT: ret i64
return vec_cntm(vuca, 1);
}
unsigned long long test_vec_cntm_us(void) {
// CHECK: @llvm.ppc.altivec.vcntmbh(<8 x i16> %{{.+}}, i32
// CHECK-NEXT: ret i64
return vec_cntm(vusa, 0);
}
unsigned long long test_vec_cntm_ui(void) {
// CHECK: @llvm.ppc.altivec.vcntmbw(<4 x i32> %{{.+}}, i32
// CHECK-NEXT: ret i64
return vec_cntm(vuia, 1);
}
unsigned long long test_vec_cntm_ull(void) {
// CHECK: @llvm.ppc.altivec.vcntmbd(<2 x i64> %{{.+}}, i32
// CHECK-NEXT: ret i64
return vec_cntm(vulla, 0);
}
vector unsigned char test_vec_genbm(void) {
// CHECK: @llvm.ppc.altivec.mtvsrbm(i64 %{{.+}})
// CHECK-NEXT: ret <16 x i8>
return vec_genbm(ulla);
}
vector unsigned char test_vec_genbm_imm(void) {
// CHECK: store i64 1
// CHECK: @llvm.ppc.altivec.mtvsrbm(i64 %{{.+}})
// CHECK-NEXT: ret <16 x i8>
return vec_genbm(1);
}
vector unsigned char test_vec_genbm_imm2(void) {
// CHECK: store i64 255
// CHECK: @llvm.ppc.altivec.mtvsrbm(i64 %{{.+}})
// CHECK-NEXT: ret <16 x i8>
return vec_genbm(255);
}
vector unsigned char test_vec_genbm_imm3(void) {
// CHECK: store i64 65535
// CHECK: @llvm.ppc.altivec.mtvsrbm(i64 %{{.+}})
// CHECK-NEXT: ret <16 x i8>
return vec_genbm(65535);
}
vector unsigned char test_vec_genbm_imm4(void) {
// CHECK: store i64 65536
// CHECK: @llvm.ppc.altivec.mtvsrbm(i64 %{{.+}})
// CHECK-NEXT: ret <16 x i8>
return vec_genbm(65536);
}
vector unsigned char test_vec_genbm_imm5(void) {
// CHECK: store i64 65546
// CHECK: @llvm.ppc.altivec.mtvsrbm(i64 %{{.+}})
// CHECK-NEXT: ret <16 x i8>
return vec_genbm(65546);
}
vector unsigned short test_vec_genhm(void) {
// CHECK: @llvm.ppc.altivec.mtvsrhm(i64 %{{.+}})
// CHECK-NEXT: ret <8 x i16>
return vec_genhm(ulla);
}
vector unsigned int test_vec_genwm(void) {
// CHECK: @llvm.ppc.altivec.mtvsrwm(i64 %{{.+}})
// CHECK-NEXT: ret <4 x i32>
return vec_genwm(ulla);
}
vector unsigned long long test_vec_gendm(void) {
// CHECK: @llvm.ppc.altivec.mtvsrdm(i64 %{{.+}})
// CHECK-NEXT: ret <2 x i64>
return vec_gendm(ulla);
}
vector unsigned __int128 test_vec_genqm(void) {
// CHECK: @llvm.ppc.altivec.mtvsrqm(i64 %{{.+}})
// CHECK-NEXT: ret <1 x i128>
return vec_genqm(ulla);
}
unsigned long long test_vgnb_1(void) {
// CHECK: @llvm.ppc.altivec.vgnb(<1 x i128> %{{.+}}, i32 2)
// CHECK-NEXT: ret i64
return vec_gnb(vui128a, 2);
}
unsigned long long test_vgnb_2(void) {
// CHECK: @llvm.ppc.altivec.vgnb(<1 x i128> %{{.+}}, i32 7)
// CHECK-NEXT: ret i64
return vec_gnb(vui128a, 7);
}
unsigned long long test_vgnb_3(void) {
// CHECK: @llvm.ppc.altivec.vgnb(<1 x i128> %{{.+}}, i32 5)
// CHECK-NEXT: ret i64
return vec_gnb(vui128a, 5);
}
vector unsigned char test_xxeval_uc(void) {
// CHECK: @llvm.ppc.vsx.xxeval(<2 x i64> %{{.+}}, <2 x i64> %{{.+}}, <2 x i64> %{{.+}}, i32 0)
// CHECK: ret <16 x i8>
return vec_ternarylogic(vuca, vucb, vucc, 0);
}
vector unsigned short test_xxeval_us(void) {
// CHECK: @llvm.ppc.vsx.xxeval(<2 x i64> %{{.+}}, <2 x i64> %{{.+}}, <2 x i64> %{{.+}}, i32 255)
// CHECK: ret <8 x i16>
return vec_ternarylogic(vusa, vusb, vusc, 255);
}
vector unsigned int test_xxeval_ui(void) {
// CHECK: @llvm.ppc.vsx.xxeval(<2 x i64> %{{.+}}, <2 x i64> %{{.+}}, <2 x i64> %{{.+}}, i32 150)
// CHECK: ret <4 x i32>
return vec_ternarylogic(vuia, vuib, vuic, 150);
}
vector unsigned long long test_xxeval_ull(void) {
// CHECK: @llvm.ppc.vsx.xxeval(<2 x i64> %{{.+}}, <2 x i64> %{{.+}}, <2 x i64> %{{.+}}, i32 1)
// CHECK: ret <2 x i64>
return vec_ternarylogic(vulla, vullb, vullc, 1);
}
vector unsigned __int128 test_xxeval_ui128(void) {
// CHECK: @llvm.ppc.vsx.xxeval(<2 x i64> %{{.+}}, <2 x i64> %{{.+}}, <2 x i64> %{{.+}}, i32 246)
// CHECK: ret <1 x i128>
return vec_ternarylogic(vui128a, vui128b, vui128c, 246);
}
vector unsigned char test_xxgenpcvbm(void) {
// CHECK: @llvm.ppc.vsx.xxgenpcvbm(<16 x i8> %{{.+}}, i32
// CHECK-NEXT: ret <16 x i8>
return vec_genpcvm(vuca, 0);
}
vector unsigned short test_xxgenpcvhm(void) {
// CHECK: @llvm.ppc.vsx.xxgenpcvhm(<8 x i16> %{{.+}}, i32
// CHECK-NEXT: ret <8 x i16>
return vec_genpcvm(vusa, 0);
}
vector unsigned int test_xxgenpcvwm(void) {
// CHECK: @llvm.ppc.vsx.xxgenpcvwm(<4 x i32> %{{.+}}, i32
// CHECK-NEXT: ret <4 x i32>
return vec_genpcvm(vuia, 0);
}
vector unsigned long long test_xxgenpcvdm(void) {
// CHECK: @llvm.ppc.vsx.xxgenpcvdm(<2 x i64> %{{.+}}, i32
// CHECK-NEXT: ret <2 x i64>
return vec_genpcvm(vulla, 0);
}
vector signed char test_vec_vclrl_sc(void) {
// CHECK-BE: @llvm.ppc.altivec.vclrlb(<16 x i8>
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: @llvm.ppc.altivec.vclrrb(<16 x i8>
// CHECK-LE-NEXT: ret <16 x i8>
return vec_clrl(vsca, uia);
}
vector unsigned char test_vec_clrl_uc(void) {
// CHECK-BE: @llvm.ppc.altivec.vclrlb(<16 x i8>
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: @llvm.ppc.altivec.vclrrb(<16 x i8>
// CHECK-LE-NEXT: ret <16 x i8>
return vec_clrl(vuca, uia);
}
vector signed char test_vec_vclrr_sc(void) {
// CHECK-BE: @llvm.ppc.altivec.vclrrb(<16 x i8>
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: @llvm.ppc.altivec.vclrlb(<16 x i8>
// CHECK-LE-NEXT: ret <16 x i8>
return vec_clrr(vsca, uia);
}
vector unsigned char test_vec_clrr_uc(void) {
// CHECK-BE: @llvm.ppc.altivec.vclrrb(<16 x i8>
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: @llvm.ppc.altivec.vclrlb(<16 x i8>
// CHECK-LE-NEXT: ret <16 x i8>
return vec_clrr(vuca, uia);
}
vector unsigned long long test_vclzdm(void) {
// CHECK: @llvm.ppc.altivec.vclzdm(<2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_cntlzm(vulla, vullb);
}
vector unsigned long long test_vctzdm(void) {
// CHECK: @llvm.ppc.altivec.vctzdm(<2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_cnttzm(vulla, vullb);
}
vector signed char test_vec_sldb_sc(void) {
// CHECK: @llvm.ppc.altivec.vsldbi(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32 0
// CHECK-NEXT: ret <16 x i8>
return vec_sldb(vsca, vscb, 0);
}
vector unsigned char test_vec_sldb_uc(void) {
// CHECK: @llvm.ppc.altivec.vsldbi(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32 1
// CHECK-NEXT: ret <16 x i8>
return vec_sldb(vuca, vucb, 1);
}
vector signed short test_vec_sldb_ss(void) {
// CHECK: @llvm.ppc.altivec.vsldbi(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32 2
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <8 x i16>
// CHECK-NEXT: ret <8 x i16>
return vec_sldb(vssa, vssb, 2);
}
vector unsigned short test_vec_sldb_us(void) {
// CHECK: @llvm.ppc.altivec.vsldbi(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32 3
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <8 x i16>
// CHECK-NEXT: ret <8 x i16>
return vec_sldb(vusa, vusb, 3);
}
vector signed int test_vec_sldb_si(void) {
// CHECK: @llvm.ppc.altivec.vsldbi(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32 4
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <4 x i32>
// CHECK-NEXT: ret <4 x i32>
return vec_sldb(vsia, vsib, 4);
}
vector unsigned int test_vec_sldb_ui(void) {
// CHECK: @llvm.ppc.altivec.vsldbi(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32 5
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <4 x i32>
// CHECK-NEXT: ret <4 x i32>
return vec_sldb(vuia, vuib, 5);
}
vector signed long long test_vec_sldb_sll(void) {
// CHECK: @llvm.ppc.altivec.vsldbi(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32 6
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_sldb(vslla, vsllb, 6);
}
vector unsigned long long test_vec_sldb_ull(void) {
// CHECK: @llvm.ppc.altivec.vsldbi(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32 7
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_sldb(vulla, vullb, 7);
}
vector signed char test_vec_srdb_sc(void) {
// CHECK: @llvm.ppc.altivec.vsrdbi(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32 0
// CHECK-NEXT: ret <16 x i8>
return vec_srdb(vsca, vscb, 8);
}
vector unsigned char test_vec_srdb_uc(void) {
// CHECK: @llvm.ppc.altivec.vsrdbi(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32 1
// CHECK-NEXT: ret <16 x i8>
return vec_srdb(vuca, vucb, 9);
}
vector signed short test_vec_srdb_ss(void) {
// CHECK: @llvm.ppc.altivec.vsrdbi(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32 2
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <8 x i16>
// CHECK-NEXT: ret <8 x i16>
return vec_srdb(vssa, vssb, 10);
}
vector unsigned short test_vec_srdb_us(void) {
// CHECK: @llvm.ppc.altivec.vsrdbi(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32 3
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <8 x i16>
// CHECK-NEXT: ret <8 x i16>
return vec_srdb(vusa, vusb, 3);
}
vector signed int test_vec_srdb_si(void) {
// CHECK: @llvm.ppc.altivec.vsrdbi(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32 4
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <4 x i32>
// CHECK-NEXT: ret <4 x i32>
return vec_srdb(vsia, vsib, 4);
}
vector unsigned int test_vec_srdb_ui(void) {
// CHECK: @llvm.ppc.altivec.vsrdbi(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32 5
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <4 x i32>
// CHECK-NEXT: ret <4 x i32>
return vec_srdb(vuia, vuib, 5);
}
vector signed long long test_vec_srdb_sll(void) {
// CHECK: @llvm.ppc.altivec.vsrdbi(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32 6
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_srdb(vslla, vsllb, 6);
}
vector unsigned long long test_vec_srdb_ull(void) {
// CHECK: @llvm.ppc.altivec.vsrdbi(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32 7
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_srdb(vulla, vullb, 7);
}
vector signed char test_vec_permx_sc(void) {
// CHECK: @llvm.ppc.vsx.xxpermx(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32
// CHECK-NEXT: ret <16 x i8>
return vec_permx(vsca, vscb, vucc, 0);
}
vector unsigned char test_vec_permx_uc(void) {
// CHECK: @llvm.ppc.vsx.xxpermx(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32
// CHECK-NEXT: ret <16 x i8>
return vec_permx(vuca, vucb, vucc, 1);
}
vector signed short test_vec_permx_ss(void) {
// CHECK: @llvm.ppc.vsx.xxpermx(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <8 x i16>
// CHECK-NEXT: ret <8 x i16>
return vec_permx(vssa, vssb, vucc, 2);
}
vector unsigned short test_vec_permx_us(void) {
// CHECK: @llvm.ppc.vsx.xxpermx(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <8 x i16>
// CHECK-NEXT: ret <8 x i16>
return vec_permx(vusa, vusb, vucc, 3);
}
vector signed int test_vec_permx_si(void) {
// CHECK: @llvm.ppc.vsx.xxpermx(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <4 x i32>
// CHECK-NEXT: ret <4 x i32>
return vec_permx(vsia, vsib, vucc, 4);
}
vector unsigned int test_vec_permx_ui(void) {
// CHECK: @llvm.ppc.vsx.xxpermx(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <4 x i32>
// CHECK-NEXT: ret <4 x i32>
return vec_permx(vuia, vuib, vucc, 5);
}
vector signed long long test_vec_permx_sll(void) {
// CHECK: @llvm.ppc.vsx.xxpermx(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_permx(vslla, vsllb, vucc, 6);
}
vector unsigned long long test_vec_permx_ull(void) {
// CHECK: @llvm.ppc.vsx.xxpermx(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_permx(vulla, vullb, vucc, 7);
}
vector float test_vec_permx_f(void) {
// CHECK: @llvm.ppc.vsx.xxpermx(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <4 x float>
// CHECK-NEXT: ret <4 x float>
return vec_permx(vfa, vfb, vucc, 0);
}
vector double test_vec_permx_d(void) {
// CHECK: @llvm.ppc.vsx.xxpermx(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32
// CHECK-NEXT: bitcast <16 x i8> %{{.*}} to <2 x double>
// CHECK-NEXT: ret <2 x double>
return vec_permx(vda, vdb, vucc, 1);
}
vector signed char test_vec_blend_sc(void) {
// CHECK: @llvm.ppc.vsx.xxblendvb(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, <16 x i8>
// CHECK-NEXT: ret <16 x i8>
return vec_blendv(vsca, vscb, vucc);
}
vector unsigned char test_vec_blend_uc(void) {
// CHECK: @llvm.ppc.vsx.xxblendvb(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, <16 x i8>
// CHECK-NEXT: ret <16 x i8>
return vec_blendv(vuca, vucb, vucc);
}
vector signed short test_vec_blend_ss(void) {
// CHECK: @llvm.ppc.vsx.xxblendvh(<8 x i16> %{{.+}}, <8 x i16> %{{.+}}, <8 x i16>
// CHECK-NEXT: ret <8 x i16>
return vec_blendv(vssa, vssb, vusc);
}
vector unsigned short test_vec_blend_us(void) {
// CHECK: @llvm.ppc.vsx.xxblendvh(<8 x i16> %{{.+}}, <8 x i16> %{{.+}}, <8 x i16>
// CHECK-NEXT: ret <8 x i16>
return vec_blendv(vusa, vusb, vusc);
}
vector signed int test_vec_blend_si(void) {
// CHECK: @llvm.ppc.vsx.xxblendvw(<4 x i32> %{{.+}}, <4 x i32> %{{.+}}, <4 x i32>
// CHECK-NEXT: ret <4 x i32>
return vec_blendv(vsia, vsib, vuic);
}
vector unsigned int test_vec_blend_ui(void) {
// CHECK: @llvm.ppc.vsx.xxblendvw(<4 x i32> %{{.+}}, <4 x i32> %{{.+}}, <4 x i32>
// CHECK-NEXT: ret <4 x i32>
return vec_blendv(vuia, vuib, vuic);
}
vector signed long long test_vec_blend_sll(void) {
// CHECK: @llvm.ppc.vsx.xxblendvd(<2 x i64> %{{.+}}, <2 x i64> %{{.+}}, <2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_blendv(vslla, vsllb, vullc);
}
vector unsigned long long test_vec_blend_ull(void) {
// CHECK: @llvm.ppc.vsx.xxblendvd(<2 x i64> %{{.+}}, <2 x i64> %{{.+}}, <2 x i64>
// CHECK-NEXT: ret <2 x i64>
return vec_blendv(vulla, vullb, vullc);
}
vector float test_vec_blend_f(void) {
// CHECK: @llvm.ppc.vsx.xxblendvw(<4 x i32> %{{.+}}, <4 x i32> %{{.+}}, <4 x i32>
// CHECK-NEXT: bitcast <4 x i32> %{{.*}} to <4 x float>
// CHECK-NEXT: ret <4 x float>
return vec_blendv(vfa, vfb, vuic);
}
vector double test_vec_blend_d(void) {
// CHECK: @llvm.ppc.vsx.xxblendvd(<2 x i64> %{{.+}}, <2 x i64> %{{.+}}, <2 x i64>
// CHECK-NEXT: bitcast <2 x i64> %{{.*}} to <2 x double>
// CHECK-NEXT: ret <2 x double>
return vec_blendv(vda, vdb, vullc);
}
vector signed int test_vec_replace_elt_si(void) {
// CHECK-BE: @llvm.ppc.altivec.vinsw(<4 x i32> %{{.+}}, i32 %{{.+}}, i32 0
// CHECK-BE-NEXT: ret <4 x i32>
// CHECK-LE: @llvm.ppc.altivec.vinsw(<4 x i32> %{{.+}}, i32 %{{.+}}, i32 12
// CHECK-LE-NEXT: ret <4 x i32>
return vec_replace_elt(vsia, sia, 0);
}
vector unsigned int test_vec_replace_elt_ui(void) {
// CHECK-BE: @llvm.ppc.altivec.vinsw(<4 x i32> %{{.+}}, i32 %{{.+}}, i32 4
// CHECK-BE-NEXT: ret <4 x i32>
// CHECK-LE: @llvm.ppc.altivec.vinsw(<4 x i32> %{{.+}}, i32 %{{.+}}, i32 8
// CHECK-LE-NEXT: ret <4 x i32>
return vec_replace_elt(vuia, uia, 1);
}
vector float test_vec_replace_elt_f(void) {
// CHECK-BE: bitcast float %{{.+}} to i32
// CHECK-BE-NEXT: @llvm.ppc.altivec.vinsw(<4 x i32> %{{.+}}, i32 %{{.+}}, i32 8
// CHECK-BE-NEXT: bitcast <4 x i32> %{{.*}} to <4 x float>
// CHECK-BE-NEXT: ret <4 x float>
// CHECK-LE: bitcast float %{{.+}} to i32
// CHECK-LE-NEXT: @llvm.ppc.altivec.vinsw(<4 x i32> %{{.+}}, i32 %{{.+}}, i32 4
// CHECK-LE-NEXT: bitcast <4 x i32> %{{.*}} to <4 x float>
// CHECK-LE-NEXT: ret <4 x float>
return vec_replace_elt(vfa, fa, 2);
}
vector signed long long test_vec_replace_elt_sll(void) {
// CHECK-BE: @llvm.ppc.altivec.vinsd(<2 x i64> %{{.+}}, i64 %{{.+}}, i32 0
// CHECK-BE-NEXT: ret <2 x i64>
// CHECK-LE: @llvm.ppc.altivec.vinsd(<2 x i64> %{{.+}}, i64 %{{.+}}, i32 8
// CHECK-LE-NEXT: ret <2 x i64>
return vec_replace_elt(vslla, llb, 0);
}
vector unsigned long long test_vec_replace_elt_ull(void) {
// CHECK-BE: @llvm.ppc.altivec.vinsd(<2 x i64> %{{.+}}, i64 %{{.+}}, i32 0
// CHECK-BE-NEXT: ret <2 x i64>
// CHECK-LE: @llvm.ppc.altivec.vinsd(<2 x i64> %{{.+}}, i64 %{{.+}}, i32 8
// CHECK-LE-NEXT: ret <2 x i64>
return vec_replace_elt(vulla, ulla, 0);
}
vector double test_vec_replace_elt_d(void) {
// CHECK-BE: bitcast double %{{.+}} to i64
// CHECK-BE-NEXT: @llvm.ppc.altivec.vinsd(<2 x i64> %{{.+}}, i64 %{{.+}}, i32 8
// CHECK-BE-NEXT: bitcast <2 x i64> %{{.*}} to <2 x double>
// CHECK-BE-NEXT: ret <2 x double>
// CHECK-LE: bitcast double %{{.+}} to i64
// CHECK-LE-NEXT: @llvm.ppc.altivec.vinsd(<2 x i64> %{{.+}}, i64 %{{.+}}, i32 0
// CHECK-LE-NEXT: bitcast <2 x i64> %{{.*}} to <2 x double>
// CHECK-LE-NEXT: ret <2 x double>
return vec_replace_elt(vda, da, 1);
}
vector unsigned char test_vec_replace_unaligned_si(void) {
// CHECK-BE: @llvm.ppc.altivec.vinsw(<4 x i32> %{{.+}}, i32 %{{.+}}, i32 6
// CHECK-BE-NEXT: bitcast <4 x i32> %{{.*}} to <16 x i8>
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: @llvm.ppc.altivec.vinsw(<4 x i32> %{{.+}}, i32 %{{.+}}, i32 6
// CHECK-LE-NEXT: bitcast <4 x i32> %{{.*}} to <16 x i8>
// CHECK-LE-NEXT: ret <16 x i8>
return vec_replace_unaligned(vsia, sia, 6);
}
vector unsigned char test_vec_replace_unaligned_ui(void) {
// CHECK-BE: @llvm.ppc.altivec.vinsw(<4 x i32> %{{.+}}, i32 %{{.+}}, i32 8
// CHECK-BE-NEXT: bitcast <4 x i32> %{{.*}} to <16 x i8>
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: @llvm.ppc.altivec.vinsw(<4 x i32> %{{.+}}, i32 %{{.+}}, i32 4
// CHECK-LE-NEXT: bitcast <4 x i32> %{{.*}} to <16 x i8>
// CHECK-LE-NEXT: ret <16 x i8>
return vec_replace_unaligned(vuia, uia, 8);
}
vector unsigned char test_vec_replace_unaligned_f(void) {
// CHECK-BE: bitcast float %{{.+}} to i32
// CHECK-BE-NEXT: @llvm.ppc.altivec.vinsw(<4 x i32> %{{.+}}, i32 %{{.+}}, i32 12
// CHECK-BE-NEXT: bitcast <4 x i32> %{{.*}} to <16 x i8>
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: bitcast float %{{.+}} to i32
// CHECK-LE-NEXT: @llvm.ppc.altivec.vinsw(<4 x i32> %{{.+}}, i32 %{{.+}}, i32 0
// CHECK-LE-NEXT: bitcast <4 x i32> %{{.*}} to <16 x i8>
// CHECK-LE-NEXT: ret <16 x i8>
return vec_replace_unaligned(vfa, fa, 12);
}
vector unsigned char test_vec_replace_unaligned_sll(void) {
// CHECK-BE: @llvm.ppc.altivec.vinsd(<2 x i64> %{{.+}}, i64 %{{.+}}, i32 6
// CHECK-BE-NEXT: bitcast <2 x i64> %{{.*}} to <16 x i8>
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: @llvm.ppc.altivec.vinsd(<2 x i64> %{{.+}}, i64 %{{.+}}, i32 2
// CHECK-LE-NEXT: bitcast <2 x i64> %{{.*}} to <16 x i8>
// CHECK-LE-NEXT: ret <16 x i8>
return vec_replace_unaligned(vslla, llb, 6);
}
vector unsigned char test_vec_replace_unaligned_ull(void) {
// CHECK-BE: @llvm.ppc.altivec.vinsd(<2 x i64> %{{.+}}, i64 %{{.+}}, i32 7
// CHECK-BE-NEXT: bitcast <2 x i64> %{{.*}} to <16 x i8>
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: @llvm.ppc.altivec.vinsd(<2 x i64> %{{.+}}, i64 %{{.+}}, i32 1
// CHECK-LE-NEXT: bitcast <2 x i64> %{{.*}} to <16 x i8>
// CHECK-LE-NEXT: ret <16 x i8>
return vec_replace_unaligned(vulla, ulla, 7);
}
vector unsigned char test_vec_replace_unaligned_d(void) {
// CHECK-BE: bitcast double %{{.+}} to i64
// CHECK-BE-NEXT: @llvm.ppc.altivec.vinsd(<2 x i64> %{{.+}}, i64 %{{.+}}, i32 8
// CHECK-BE-NEXT: bitcast <2 x i64> %{{.*}} to <16 x i8>
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: bitcast double %{{.+}} to i64
// CHECK-LE-NEXT: @llvm.ppc.altivec.vinsd(<2 x i64> %{{.+}}, i64 %{{.+}}, i32 0
// CHECK-LE-NEXT: bitcast <2 x i64> %{{.*}} to <16 x i8>
// CHECK-LE-NEXT: ret <16 x i8>
return vec_replace_unaligned(vda, da, 8);
}
vector unsigned char test_vec_insertl_uc(void) {
// CHECK-BE: @llvm.ppc.altivec.vinsblx(<16 x i8> %{{.+}}, i32 %{{.+}}, i32
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: @llvm.ppc.altivec.vinsbrx(<16 x i8> %{{.+}}, i32 %{{.+}}, i32
// CHECK-LE-NEXT: ret <16 x i8>
return vec_insertl(uca, vuca, uia);
}
vector unsigned short test_vec_insertl_us(void) {
// CHECK-BE: @llvm.ppc.altivec.vinshlx(<8 x i16> %{{.+}}, i32 %{{.+}}, i32
// CHECK-BE-NEXT: ret <8 x i16>
// CHECK-LE: @llvm.ppc.altivec.vinshrx(<8 x i16> %{{.+}}, i32 %{{.+}}, i32
// CHECK-LE-NEXT: ret <8 x i16>
return vec_insertl(usa, vusa, uia);
}
vector unsigned int test_vec_insertl_ui(void) {
// CHECK-BE: @llvm.ppc.altivec.vinswlx(<4 x i32> %{{.+}}, i32 %{{.+}}, i32
// CHECK-BE-NEXT: ret <4 x i32>
// CHECK-LE: @llvm.ppc.altivec.vinswrx(<4 x i32> %{{.+}}, i32 %{{.+}}, i32
// CHECK-LE-NEXT: ret <4 x i32>
return vec_insertl(uib, vuia, uia);
}
vector unsigned long long test_vec_insertl_ul(void) {
// CHECK-BE: @llvm.ppc.altivec.vinsdlx(<2 x i64> %{{.+}}, i64 %{{.+}}, i64
// CHECK-BE-NEXT: ret <2 x i64>
// CHECK-LE: @llvm.ppc.altivec.vinsdrx(<2 x i64> %{{.+}}, i64 %{{.+}}, i64
// CHECK-LE-NEXT: ret <2 x i64>
return vec_insertl(ulla, vulla, uia);
}
vector unsigned char test_vec_insertl_ucv(void) {
// CHECK-BE: @llvm.ppc.altivec.vinsbvlx(<16 x i8> %{{.+}}, i32 %{{.+}}, <16 x i8>
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: @llvm.ppc.altivec.vinsbvrx(<16 x i8> %{{.+}}, i32 %{{.+}}, <16 x i8>
// CHECK-LE-NEXT: ret <16 x i8>
return vec_insertl(vuca, vucb, uia);
}
vector unsigned short test_vec_insertl_usv(void) {
// CHECK-BE: @llvm.ppc.altivec.vinshvlx(<8 x i16> %{{.+}}, i32 %{{.+}}, <8 x i16>
// CHECK-BE-NEXT: ret <8 x i16>
// CHECK-LE: @llvm.ppc.altivec.vinshvrx(<8 x i16> %{{.+}}, i32 %{{.+}}, <8 x i16>
// CHECK-LE-NEXT: ret <8 x i16>
return vec_insertl(vusa, vusb, uia);
}
vector unsigned int test_vec_insertl_uiv(void) {
// CHECK-BE: @llvm.ppc.altivec.vinswvlx(<4 x i32> %{{.+}}, i32 %{{.+}}, <4 x i32>
// CHECK-BE-NEXT: ret <4 x i32>
// CHECK-LE: @llvm.ppc.altivec.vinswvrx(<4 x i32> %{{.+}}, i32 %{{.+}}, <4 x i32>
// CHECK-LE-NEXT: ret <4 x i32>
return vec_insertl(vuia, vuib, uia);
}
vector unsigned char test_vec_inserth_uc(void) {
// CHECK-BE: @llvm.ppc.altivec.vinsbrx(<16 x i8> %{{.+}}, i32 %{{.+}}, i32
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: @llvm.ppc.altivec.vinsblx(<16 x i8> %{{.+}}, i32 %{{.+}}, i32
// CHECK-LE-NEXT: ret <16 x i8>
return vec_inserth(uca, vuca, uia);
}
vector unsigned short test_vec_inserth_us(void) {
// CHECK-BE: @llvm.ppc.altivec.vinshrx(<8 x i16> %{{.+}}, i32 %{{.+}}, i32
// CHECK-BE-NEXT: ret <8 x i16>
// CHECK-LE: @llvm.ppc.altivec.vinshlx(<8 x i16> %{{.+}}, i32 %{{.+}}, i32
// CHECK-LE-NEXT: ret <8 x i16>
return vec_inserth(usa, vusa, uia);
}
vector unsigned int test_vec_inserth_ui(void) {
// CHECK-BE: @llvm.ppc.altivec.vinswrx(<4 x i32> %{{.+}}, i32 %{{.+}}, i32
// CHECK-BE-NEXT: ret <4 x i32>
// CHECK-LE: @llvm.ppc.altivec.vinswlx(<4 x i32> %{{.+}}, i32 %{{.+}}, i32
// CHECK-LE-NEXT: ret <4 x i32>
return vec_inserth(uib, vuia, uia);
}
vector unsigned long long test_vec_inserth_ul(void) {
// CHECK-BE: @llvm.ppc.altivec.vinsdrx(<2 x i64> %{{.+}}, i64 %{{.+}}, i64
// CHECK-BE-NEXT: ret <2 x i64>
// CHECK-LE: @llvm.ppc.altivec.vinsdlx(<2 x i64> %{{.+}}, i64 %{{.+}}, i64
// CHECK-LE-NEXT: ret <2 x i64>
return vec_inserth(ulla, vulla, uia);
}
vector unsigned char test_vec_inserth_ucv(void) {
// CHECK-BE: @llvm.ppc.altivec.vinsbvrx(<16 x i8> %{{.+}}, i32 %{{.+}}, <16 x i8>
// CHECK-BE-NEXT: ret <16 x i8>
// CHECK-LE: @llvm.ppc.altivec.vinsbvlx(<16 x i8> %{{.+}}, i32 %{{.+}}, <16 x i8>
// CHECK-LE-NEXT: ret <16 x i8>
return vec_inserth(vuca, vucb, uia);
}
vector unsigned short test_vec_inserth_usv(void) {
// CHECK-BE: @llvm.ppc.altivec.vinshvrx(<8 x i16> %{{.+}}, i32 %{{.+}}, <8 x i16>
// CHECK-BE-NEXT: ret <8 x i16>
// CHECK-LE: @llvm.ppc.altivec.vinshvlx(<8 x i16> %{{.+}}, i32 %{{.+}}, <8 x i16>
// CHECK-LE-NEXT: ret <8 x i16>
return vec_inserth(vusa, vusb, uia);
}
vector unsigned int test_vec_inserth_uiv(void) {
// CHECK-BE: @llvm.ppc.altivec.vinswvrx(<4 x i32> %{{.+}}, i32 %{{.+}}, <4 x i32>
// CHECK-BE-NEXT: ret <4 x i32>
// CHECK-LE: @llvm.ppc.altivec.vinswvlx(<4 x i32> %{{.+}}, i32 %{{.+}}, <4 x i32>
// CHECK-LE-NEXT: ret <4 x i32>
return vec_inserth(vuia, vuib, uia);
}
vector unsigned long long test_vec_extractl_uc(void) {
// CHECK-BE: @llvm.ppc.altivec.vextdubvlx(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32
// CHECK-BE: [[T1:%.+]] = bitcast <2 x i64> %{{.*}} to <4 x i32>
// CHECK-BE: [[T2:%.+]] = bitcast <2 x i64> %{{.*}} to <4 x i32>
// CHECK-BE: [[T3:%.+]] = call <4 x i32> @llvm.ppc.altivec.vperm(<4 x i32> [[T1]], <4 x i32> [[T2]], <16 x i8> {{.+}})
// CHECK-BE: [[T4:%.+]] = bitcast <4 x i32> [[T3]] to <2 x i64>
// CHECK-BE: ret <2 x i64>
// CHECK-LE: @llvm.ppc.altivec.vextdubvrx(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32
// CHECK-LE-NEXT: ret <2 x i64>
return vec_extractl(vuca, vucb, uia);
}
vector unsigned long long test_vec_extractl_us(void) {
// CHECK-BE: @llvm.ppc.altivec.vextduhvlx(<8 x i16> %{{.+}}, <8 x i16> %{{.+}}, i32
// CHECK-BE: [[T1:%.+]] = bitcast <2 x i64> %{{.*}} to <4 x i32>
// CHECK-BE: [[T2:%.+]] = bitcast <2 x i64> %{{.*}} to <4 x i32>
// CHECK-BE: [[T3:%.+]] = call <4 x i32> @llvm.ppc.altivec.vperm(<4 x i32> [[T1]], <4 x i32> [[T2]], <16 x i8> {{.+}})
// CHECK-BE: [[T4:%.+]] = bitcast <4 x i32> [[T3]] to <2 x i64>
// CHECK-BE: ret <2 x i64>
// CHECK-LE: @llvm.ppc.altivec.vextduhvrx(<8 x i16> %{{.+}}, <8 x i16> %{{.+}}, i32
// CHECK-LE-NEXT: ret <2 x i64>
return vec_extractl(vusa, vusb, uia);
}
vector unsigned long long test_vec_extractl_ui(void) {
// CHECK-BE: @llvm.ppc.altivec.vextduwvlx(<4 x i32> %{{.+}}, <4 x i32> %{{.+}}, i32
// CHECK-BE: [[T1:%.+]] = bitcast <2 x i64> %{{.*}} to <4 x i32>
// CHECK-BE: [[T2:%.+]] = bitcast <2 x i64> %{{.*}} to <4 x i32>
// CHECK-BE: [[T3:%.+]] = call <4 x i32> @llvm.ppc.altivec.vperm(<4 x i32> [[T1]], <4 x i32> [[T2]], <16 x i8> {{.+}})
// CHECK-BE: [[T4:%.+]] = bitcast <4 x i32> [[T3]] to <2 x i64>
// CHECK-BE: ret <2 x i64>
// CHECK-LE: @llvm.ppc.altivec.vextduwvrx(<4 x i32> %{{.+}}, <4 x i32> %{{.+}}, i32
// CHECK-LE-NEXT: ret <2 x i64>
return vec_extractl(vuia, vuib, uia);
}
vector unsigned long long test_vec_extractl_ul(void) {
// CHECK-BE: @llvm.ppc.altivec.vextddvlx(<2 x i64> %{{.+}}, <2 x i64> %{{.+}}, i32
// CHECK-BE: [[T1:%.+]] = bitcast <2 x i64> %{{.*}} to <4 x i32>
// CHECK-BE: [[T2:%.+]] = bitcast <2 x i64> %{{.*}} to <4 x i32>
// CHECK-BE: [[T3:%.+]] = call <4 x i32> @llvm.ppc.altivec.vperm(<4 x i32> [[T1]], <4 x i32> [[T2]], <16 x i8> {{.+}})
// CHECK-BE: [[T4:%.+]] = bitcast <4 x i32> [[T3]] to <2 x i64>
// CHECK-BE: ret <2 x i64>
// CHECK-LE: @llvm.ppc.altivec.vextddvrx(<2 x i64> %{{.+}}, <2 x i64> %{{.+}}, i32
// CHECK-LE-NEXT: ret <2 x i64>
return vec_extractl(vulla, vullb, uia);
}
vector unsigned long long test_vec_extracth_uc(void) {
// CHECK-BE: @llvm.ppc.altivec.vextdubvrx(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32
// CHECK-BE: [[T1:%.+]] = bitcast <2 x i64> %{{.*}} to <4 x i32>
// CHECK-BE: [[T2:%.+]] = bitcast <2 x i64> %{{.*}} to <4 x i32>
// CHECK-BE: [[T3:%.+]] = call <4 x i32> @llvm.ppc.altivec.vperm(<4 x i32> [[T1]], <4 x i32> [[T2]], <16 x i8> {{.+}})
// CHECK-BE: [[T4:%.+]] = bitcast <4 x i32> [[T3]] to <2 x i64>
// CHECK-BE: ret <2 x i64>
// CHECK-LE: @llvm.ppc.altivec.vextdubvlx(<16 x i8> %{{.+}}, <16 x i8> %{{.+}}, i32
// CHECK-LE-NEXT: ret <2 x i64>
return vec_extracth(vuca, vucb, uia);
}
vector unsigned long long test_vec_extracth_us(void) {
// CHECK-BE: @llvm.ppc.altivec.vextduhvrx(<8 x i16> %{{.+}}, <8 x i16> %{{.+}}, i32
// CHECK-BE: [[T1:%.+]] = bitcast <2 x i64> %{{.*}} to <4 x i32>
// CHECK-BE: [[T2:%.+]] = bitcast <2 x i64> %{{.*}} to <4 x i32>
// CHECK-BE: [[T3:%.+]] = call <4 x i32> @llvm.ppc.altivec.vperm(<4 x i32> [[T1]], <4 x i32> [[T2]], <16 x i8> {{.+}})
// CHECK-BE: [[T4:%.+]] = bitcast <4 x i32> [[T3]] to <2 x i64>
// CHECK-BE: ret <2 x i64>
// CHECK-LE: @llvm.ppc.altivec.vextduhvlx(<8 x i16> %{{.+}}, <8 x i16> %{{.+}}, i32
// CHECK-LE-NEXT: ret <2 x i64>
return vec_extracth(vusa, vusb, uia);
}
vector unsigned long long test_vec_extracth_ui(void) {
// CHECK-BE: @llvm.ppc.altivec.vextduwvrx(<4 x i32> %{{.+}}, <4 x i32> %{{.+}}, i32
// CHECK-BE: [[T1:%.+]] = bitcast <2 x i64> %{{.*}} to <4 x i32>
// CHECK-BE: [[T2:%.+]] = bitcast <2 x i64> %{{.*}} to <4 x i32>
// CHECK-BE: [[T3:%.+]] = call <4 x i32> @llvm.ppc.altivec.vperm(<4 x i32> [[T1]], <4 x i32> [[T2]], <16 x i8> {{.+}})
// CHECK-BE: [[T4:%.+]] = bitcast <4 x i32> [[T3]] to <2 x i64>
// CHECK-BE: ret <2 x i64>
// CHECK-LE: @llvm.ppc.altivec.vextduwvlx(<4 x i32> %{{.+}}, <4 x i32> %{{.+}}, i32
// CHECK-LE-NEXT: ret <2 x i64>
return vec_extracth(vuia, vuib, uia);
}
vector unsigned long long test_vec_extracth_ul(void) {
// CHECK-BE: @llvm.ppc.altivec.vextddvrx(<2 x i64> %{{.+}}, <2 x i64> %{{.+}}, i32
// CHECK-BE: [[T1:%.+]] = bitcast <2 x i64> %{{.*}} to <4 x i32>
// CHECK-BE: [[T2:%.+]] = bitcast <2 x i64> %{{.*}} to <4 x i32>
// CHECK-BE: [[T3:%.+]] = call <4 x i32> @llvm.ppc.altivec.vperm(<4 x i32> [[T1]], <4 x i32> [[T2]], <16 x i8> {{.+}})
// CHECK-BE: [[T4:%.+]] = bitcast <4 x i32> [[T3]] to <2 x i64>
// CHECK-BE: ret <2 x i64>
// CHECK-LE: @llvm.ppc.altivec.vextddvlx(<2 x i64> %{{.+}}, <2 x i64> %{{.+}}, i32
// CHECK-LE-NEXT: ret <2 x i64>
return vec_extracth(vulla, vullb, uia);
}
vector signed int test_vec_vec_splati_si(void) {
// CHECK: ret <4 x i32> <i32 -17, i32 -17, i32 -17, i32 -17>
return vec_splati(-17);
}
vector unsigned int test_vec_vec_splati_ui(void) {
// CHECK: ret <4 x i32> <i32 16, i32 16, i32 16, i32 16>
return vec_splati(16U);
}
vector float test_vec_vec_splati_f(void) {
// CHECK: ret <4 x float> <float 1.000000e+00, float 1.000000e+00, float 1.000000e+00, float 1.000000e+00>
return vec_splati(1.0f);
}
vector double test_vec_vec_splatid(void) {
// CHECK-BE: [[T1:%.+]] = fpext float %{{.+}} to double
// CHECK-BE-NEXT: [[T2:%.+]] = insertelement <2 x double> undef, double [[T1:%.+]], i32 0
// CHECK-BE-NEXT: [[T3:%.+]] = shufflevector <2 x double> [[T2:%.+]], <2 x double> undef, <2 x i32> zeroinitialize
// CHECK-BE-NEXT: ret <2 x double> [[T3:%.+]]
// CHECK-LE: [[T1:%.+]] = fpext float %{{.+}} to double
// CHECK-LE-NEXT: [[T2:%.+]] = insertelement <2 x double> undef, double [[T1:%.+]], i32 0
// CHECK-LE-NEXT: [[T3:%.+]] = shufflevector <2 x double> [[T2:%.+]], <2 x double> undef, <2 x i32> zeroinitialize
// CHECK-LE-NEXT: ret <2 x double> [[T3:%.+]]
return vec_splatid(1.0);
}
vector signed int test_vec_vec_splati_ins_si(void) {
// CHECK-BE: insertelement <4 x i32> %{{.+}}, i32 %{{.+}}, i32 %{{.+}}
// CHECK-BE: [[T1:%.+]] = add i32 2, %{{.+}}
// CHECK-BE: insertelement <4 x i32> %{{.+}}, i32 %{{.+}}, i32 [[T1]]
// CHECK-BE: ret <4 x i32>
// CHECK-LE: [[T1:%.+]] = sub i32 1, %{{.+}}
// CHECK-LE: insertelement <4 x i32> %{{.+}}, i32 %{{.+}}, i32 [[T1]]
// CHECK-LE: [[T2:%.+]] = sub i32 3, %{{.+}}
// CHECK-LE: insertelement <4 x i32> %{{.+}}, i32 %{{.+}}, i32 [[T2]]
// CHECK-LE: ret <4 x i32>
return vec_splati_ins(vsia, 0, -17);
}
vector unsigned int test_vec_vec_splati_ins_ui(void) {
// CHECK-BE: insertelement <4 x i32> %{{.+}}, i32 %{{.+}}, i32 %{{.+}}
// CHECK-BE: [[T1:%.+]] = add i32 2, %{{.+}}
// CHECK-BE: insertelement <4 x i32> %{{.+}}, i32 %{{.+}}, i32 [[T1]]
// CHECK-BE: ret <4 x i32>
// CHECK-LE: [[T1:%.+]] = sub i32 1, %{{.+}}
// CHECK-LE: insertelement <4 x i32> %{{.+}}, i32 %{{.+}}, i32 [[T1]]
// CHECK-LE: [[T2:%.+]] = sub i32 3, %{{.+}}
// CHECK-LE: insertelement <4 x i32> %{{.+}}, i32 %{{.+}}, i32 [[T2]]
// CHECK-LE: ret <4 x i32>
return vec_splati_ins(vuia, 1, 16U);
}
vector float test_vec_vec_splati_ins_f(void) {
// CHECK-BE: insertelement <4 x float> %{{.+}}, float %{{.+}}, i32 %{{.+}}
// CHECK-BE: [[T1:%.+]] = add i32 2, %{{.+}}
// CHECK-BE: insertelement <4 x float> %{{.+}}, float %{{.+}}, i32 [[T1]]
// CHECK-BE: ret <4 x float>
// CHECK-LE: [[T1:%.+]] = sub i32 1, %{{.+}}
// CHECK-LE: insertelement <4 x float> %{{.+}}, float %{{.+}}, i32 [[T1]]
// CHECK-LE: [[T2:%.+]] = sub i32 3, %{{.+}}
// CHECK-LE: insertelement <4 x float> %{{.+}}, float %{{.+}}, i32 [[T2]]
// CHECK-LE: ret <4 x float>
return vec_splati_ins(vfa, 0, 1.0f);
}
void test_vec_xst_trunc_sc(vector signed __int128 __a, signed long long __b,
signed char *__c) {
// CHECK: store i8 %{{.+}}, i8* %{{.+}}, align 1
vec_xst_trunc(__a, __b, __c);
}
void test_vec_xst_trunc_uc(vector unsigned __int128 __a, signed long long __b,
unsigned char *__c) {
// CHECK: store i8 %{{.+}}, i8* %{{.+}}, align 1
vec_xst_trunc(__a, __b, __c);
}
void test_vec_xst_trunc_ss(vector signed __int128 __a, signed long long __b,
signed short *__c) {
// CHECK: store i16 %{{.+}}, i16* %{{.+}}, align 2
vec_xst_trunc(__a, __b, __c);
}
void test_vec_xst_trunc_us(vector unsigned __int128 __a, signed long long __b,
unsigned short *__c) {
// CHECK: store i16 %{{.+}}, i16* %{{.+}}, align 2
vec_xst_trunc(__a, __b, __c);
}
void test_vec_xst_trunc_si(vector signed __int128 __a, signed long long __b,
signed int *__c) {
// CHECK: store i32 %{{.+}}, i32* %{{.+}}, align 4
vec_xst_trunc(__a, __b, __c);
}
void test_vec_xst_trunc_ui(vector unsigned __int128 __a, signed long long __b,
unsigned int *__c) {
// CHECK: store i32 %{{.+}}, i32* %{{.+}}, align 4
vec_xst_trunc(__a, __b, __c);
}
void test_vec_xst_trunc_sll(vector signed __int128 __a, signed long long __b,
signed long long *__c) {
// CHECK: store i64 %{{.+}}, i64* %{{.+}}, align 8
vec_xst_trunc(__a, __b, __c);
}
void test_vec_xst_trunc_ull(vector unsigned __int128 __a, signed long long __b,
unsigned long long *__c) {
// CHECK: store i64 %{{.+}}, i64* %{{.+}}, align 8
vec_xst_trunc(__a, __b, __c);
}
vector unsigned __int128 test_vec_slq_unsigned (void) {
// CHECK-LABEL: test_vec_slq_unsigned
// CHECK: shl <1 x i128> %{{.+}}, %{{.+}}
// CHECK: ret <1 x i128> %{{.+}}
return vec_sl(vui128a, vui128b);
}
vector signed __int128 test_vec_slq_signed (void) {
// CHECK-LABEL: test_vec_slq_signed
// CHECK: shl <1 x i128> %{{.+}}, %{{.+}}
// CHECK: ret <1 x i128>
return vec_sl(vi128a, vui128a);
}
vector unsigned __int128 test_vec_srq_unsigned (void) {
// CHECK-LABEL: test_vec_srq_unsigned
// CHECK: lshr <1 x i128> %{{.+}}, %{{.+}}
// CHECK: ret <1 x i128>
return vec_sr(vui128a, vui128b);
}
vector signed __int128 test_vec_srq_signed (void) {
// CHECK-LABEL: test_vec_srq_signed
// CHECK: lshr <1 x i128> %{{.+}}, %{{.+}}
// CHECK: ret <1 x i128>
return vec_sr(vi128a, vui128a);
}
vector unsigned __int128 test_vec_sraq_unsigned (void) {
// CHECK-LABEL: test_vec_sraq_unsigned
// CHECK: ashr <1 x i128> %{{.+}}, %{{.+}}
// CHECK: ret <1 x i128>
return vec_sra(vui128a, vui128b);
}
vector signed __int128 test_vec_sraq_signed (void) {
// CHECK-LABEL: test_vec_sraq_signed
// CHECK: ashr <1 x i128> %{{.+}}, %{{.+}}
// CHECK: ret <1 x i128>
return vec_sra(vi128a, vui128a);
}
int test_vec_test_lsbb_all_ones(void) {
// CHECK: @llvm.ppc.vsx.xvtlsbb(<16 x i8> %{{.+}}, i32 1
// CHECK-NEXT: ret i32
return vec_test_lsbb_all_ones(vuca);
}
int test_vec_test_lsbb_all_zeros(void) {
// CHECK: @llvm.ppc.vsx.xvtlsbb(<16 x i8> %{{.+}}, i32 0
// CHECK-NEXT: ret i32
return vec_test_lsbb_all_zeros(vuca);
}
vector unsigned __int128 test_vec_mule_u128(void) {
// CHECK-BE: @llvm.ppc.altivec.vmuleud(<2 x i64>
// CHECK-BE-NEXT: ret <1 x i128>
// CHECK-LE: @llvm.ppc.altivec.vmuloud(<2 x i64>
// CHECK-LE-NEXT: ret <1 x i128>
return vec_mule(vulla, vullb);
}
vector signed __int128 test_vec_mule_s128(void) {
// CHECK-BE: @llvm.ppc.altivec.vmulesd(<2 x i64>
// CHECK-BE-NEXT: ret <1 x i128>
// CHECK-LE: @llvm.ppc.altivec.vmulosd(<2 x i64>
// CHECK-LE-NEXT: ret <1 x i128>
return vec_mule(vslla, vsllb);
}
vector unsigned __int128 test_vec_mulo_u128(void) {
// CHECK-BE: @llvm.ppc.altivec.vmuloud(<2 x i64>
// CHECK-BE-NEXT: ret <1 x i128>
// CHECK-LE: @llvm.ppc.altivec.vmuleud(<2 x i64>
// CHECK-LE-NEXT: ret <1 x i128>
return vec_mulo(vulla, vullb);
}
vector signed __int128 test_vec_mulo_s128(void) {
// CHECK-BE: @llvm.ppc.altivec.vmulosd(<2 x i64>
// CHECK-BE-NEXT: ret <1 x i128>
// CHECK-LE: @llvm.ppc.altivec.vmulesd(<2 x i64>
// CHECK-LE-NEXT: ret <1 x i128>
return vec_mulo(vslla, vsllb);
}
vector unsigned __int128 test_vec_msumc_u128(void) {
// CHECK: @llvm.ppc.altivec.vmsumcud(<2 x i64>
// CHECK-NEXT: ret <1 x i128>
return vec_msumc(vulla, vullb, vui128a);
}
vector signed __int128 test_vec_xl_sext_i8(void) {
// CHECK: load i8
// CHECK: sext i8
// CHECK: ret <1 x i128>
return vec_xl_sext(llb, cap);
}
vector signed __int128 test_vec_xl_sext_i16(void) {
// CHECK: load i16
// CHECK: sext i16
// CHECK: ret <1 x i128>
return vec_xl_sext(llb, sap);
}
vector signed __int128 test_vec_xl_sext_i32(void) {
// CHECK: load i32
// CHECK: sext i32
// CHECK: ret <1 x i128>
return vec_xl_sext(llb, iap);
}
vector signed __int128 test_vec_xl_sext_i64(void) {
// CHECK: load i64
// CHECK: sext i64
// CHECK: ret <1 x i128>
return vec_xl_sext(llb, llap);
}
vector unsigned __int128 test_vec_xl_zext_i8(void) {
// CHECK: load i8
// CHECK: zext i8
// CHECK: ret <1 x i128>
return vec_xl_zext(llb, ucap);
}
vector unsigned __int128 test_vec_xl_zext_i16(void) {
// CHECK: load i16
// CHECK: zext i16
// CHECK: ret <1 x i128>
return vec_xl_zext(llb, usap);
}
vector unsigned __int128 test_vec_xl_zext_i32(void) {
// CHECK: load i32
// CHECK: zext i32
// CHECK: ret <1 x i128>
return vec_xl_zext(llb, uiap);
}
vector unsigned __int128 test_vec_xl_zext_i64(void) {
// CHECK: load i64
// CHECK: zext i64
// CHECK: ret <1 x i128>
return vec_xl_zext(llb, ullap);
}
vector signed __int128 test_vec_signextq_s128(void) {
// CHECK: @llvm.ppc.altivec.vextsd2q(<2 x i64>
// CHECK-NEXT: ret <1 x i128>
return vec_signextq(vslla);
}
vector unsigned __int128 test_vec_mod_u128(void) {
// CHECK: urem <1 x i128>
// CHECK-NEXT: ret <1 x i128>
return vec_mod(vui128a, vui128b);
}
vector signed __int128 test_vec_mod_s128(void) {
// CHECK: srem <1 x i128>
// CHECK-NEXT: ret <1 x i128>
return vec_mod(vsi128a, vsi128b);
}
vector bool __int128 test_vec_cmpeq_s128(void) {
// CHECK-LABEL: @test_vec_cmpeq_s128(
// CHECK: call <1 x i128> @llvm.ppc.altivec.vcmpequq(<1 x i128>
// CHECK-NEXT: ret <1 x i128>
return vec_cmpeq(vsi128a, vsi128b);
}
vector bool __int128 test_vec_cmpeq_u128(void) {
// CHECK-LABEL: @test_vec_cmpeq_u128(
// CHECK: call <1 x i128> @llvm.ppc.altivec.vcmpequq(<1 x i128>
// CHECK-NEXT: ret <1 x i128>
return vec_cmpeq(vui128a, vui128b);
}
vector bool __int128 test_vec_cmpne_s128(void) {
// CHECK-LABEL: @test_vec_cmpne_s128(
// CHECK: call <1 x i128> @llvm.ppc.altivec.vcmpequq(<1 x i128>
// CHECK-NEXT: %neg.i = xor <1 x i128> %4, <i128 -1>
// CHECK-NEXT: ret <1 x i128> %neg.i
return vec_cmpne(vsi128a, vsi128b);
}
vector bool __int128 test_vec_cmpne_u128(void) {
// CHECK-LABEL: @test_vec_cmpne_u128(
// CHECK: call <1 x i128> @llvm.ppc.altivec.vcmpequq(<1 x i128>
// CHECK-NEXT: %neg.i = xor <1 x i128> %4, <i128 -1>
// CHECK-NEXT: ret <1 x i128>
return vec_cmpne(vui128a, vui128b);
}
vector bool __int128 test_vec_cmpgt_s128(void) {
// CHECK-LABEL: @test_vec_cmpgt_s128(
// CHECK: call <1 x i128> @llvm.ppc.altivec.vcmpgtsq(<1 x i128>
// CHECK-NEXT: ret <1 x i128>
return vec_cmpgt(vsi128a, vsi128b);
}
vector bool __int128 test_vec_cmpgt_u128(void) {
// CHECK-LABEL: @test_vec_cmpgt_u128(
// CHECK: call <1 x i128> @llvm.ppc.altivec.vcmpgtuq(<1 x i128>
// CHECK-NEXT: ret <1 x i128>
return vec_cmpgt(vui128a, vui128b);
}
vector bool __int128 test_vec_cmplt_s128(void) {
// CHECK-LABEL: @test_vec_cmplt_s128(
// CHECK: call <1 x i128> @llvm.ppc.altivec.vcmpgtsq(<1 x i128>
// CHECK-NEXT: ret <1 x i128>
return vec_cmplt(vsi128a, vsi128b);
}
vector bool __int128 test_vec_cmplt_u128(void) {
// CHECK-LABEL: @test_vec_cmplt_u128(
// CHECK: call <1 x i128> @llvm.ppc.altivec.vcmpgtuq(<1 x i128>
// CHECK-NEXT: ret <1 x i128>
return vec_cmplt(vui128a, vui128b);
}
vector bool __int128 test_vec_cmpge_s128(void) {
// CHECK-LABEL: @test_vec_cmpge_s128(
// CHECK: call <1 x i128> @llvm.ppc.altivec.vcmpgtsq(<1 x i128>
// CHECK-NEXT: %neg.i = xor <1 x i128> %6, <i128 -1>
// CHECK-NEXT: ret <1 x i128>
return vec_cmpge(vsi128a, vsi128b);
}
vector bool __int128 test_vec_cmpge_u128(void) {
// CHECK-LABEL: @test_vec_cmpge_u128(
// CHECK: call <1 x i128> @llvm.ppc.altivec.vcmpgtuq(<1 x i128>
// CHECK-NEXT: %neg.i = xor <1 x i128> %6, <i128 -1>
// CHECK-NEXT: ret <1 x i128>
return vec_cmpge(vui128a, vui128b);
}
vector bool __int128 test_vec_cmple_s128(void) {
// CHECK-LABEL: @test_vec_cmple_s128(
// CHECK: call <1 x i128> @llvm.ppc.altivec.vcmpgtsq(<1 x i128>
// CHECK-NEXT: %neg.i.i = xor <1 x i128> %8, <i128 -1>
// CHECK-NEXT: ret <1 x i128>
return vec_cmple(vsi128a, vsi128b);
}
vector bool __int128 test_vec_cmple_u128(void) {
// CHECK-LABEL: @test_vec_cmple_u128(
// CHECK: call <1 x i128> @llvm.ppc.altivec.vcmpgtuq(<1 x i128>
// CHECK-NEXT: %neg.i.i = xor <1 x i128> %8, <i128 -1>
// CHECK-NEXT: ret <1 x i128>
return vec_cmple(vui128a, vui128b);
}
int test_vec_any_eq_u128(void) {
// CHECK-LABEL: @test_vec_any_eq_u128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpequq.p(i32 1, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_any_eq(vui128a, vui128b);
}
int test_vec_any_eq_s128(void) {
// CHECK-LABEL: @test_vec_any_eq_s128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpequq.p(i32 1, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_any_eq(vsi128a, vsi128b);
}
int test_vec_any_ne_s128(void) {
// CHECK-LABEL: @test_vec_any_ne_s128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpequq.p(i32 3, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_any_ne(vsi128a, vsi128b);
}
int test_vec_any_ne_u128(void) {
// CHECK-LABEL: @test_vec_any_ne_u128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpequq.p(i32 3, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_any_ne(vui128a, vui128b);
}
int test_vec_any_lt_s128(void) {
// CHECK-LABEL: @test_vec_any_lt_s128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpgtsq.p(i32 1, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_any_lt(vsi128a, vsi128b);
}
int test_vec_any_lt_u128(void) {
// CHECK-LABEL: @test_vec_any_lt_u128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpgtuq.p(i32 1, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_any_lt(vui128a, vui128b);
}
int test_vec_any_gt_s128(void) {
// CHECK-LABEL: @test_vec_any_gt_s128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpgtsq.p(i32 1, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_any_gt(vsi128a, vsi128b);
}
int test_vec_any_gt_u128(void) {
// CHECK-LABEL: @test_vec_any_gt_u128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpgtuq.p(i32 1, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_any_gt(vui128a, vui128b);
}
int test_vec_any_le_s128(void) {
// CHECK-LABEL: @test_vec_any_le_s128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpgtsq.p(i32 3, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_any_le(vsi128a, vsi128b);
}
int test_vec_any_le_u128(void) {
// CHECK-LABEL: @test_vec_any_le_u128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpgtuq.p(i32 3, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_any_le(vui128a, vui128b);
}
int test_vec_any_ge_s128(void) {
// CHECK-LABEL: @test_vec_any_ge_s128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpgtsq.p(i32 3, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_any_ge(vsi128a, vsi128b);
}
int test_vec_any_ge_u128(void) {
// CHECK-LABEL: @test_vec_any_ge_u128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpgtuq.p(i32 3, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_any_ge(vui128a, vui128b);
}
int test_vec_all_eq_s128(void) {
// CHECK-LABEL: @test_vec_all_eq_s128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpequq.p(i32 2, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_all_eq(vsi128a, vsi128b);
}
int test_vec_all_eq_u128(void) {
// CHECK-LABEL: @test_vec_all_eq_u128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpequq.p(i32 2, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_all_eq(vui128a, vui128b);
}
int test_vec_all_ne_s128(void) {
// CHECK-LABEL: @test_vec_all_ne_s128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpequq.p(i32 0, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_all_ne(vsi128a, vsi128b);
}
int test_vec_all_ne_u128(void) {
// CHECK-LABEL: @test_vec_all_ne_u128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpequq.p(i32 0, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_all_ne(vui128a, vui128b);
}
int test_vec_all_lt_s128(void) {
// CHECK-LABEL: @test_vec_all_lt_s128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpgtsq.p(i32 2, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_all_lt(vsi128a, vsi128b);
}
int test_vec_all_lt_u128(void) {
// CHECK-LABEL: @test_vec_all_lt_u128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpgtuq.p(i32 2, <1 x i128> %2, <1 x i128> %3)
// CHECK: ret i32
return vec_all_lt(vui128a, vui128b);
}
int test_vec_all_gt_s128(void) {
// CHECK-LABEL: @test_vec_all_gt_s128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpgtsq.p(i32 2, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_all_gt(vsi128a, vsi128b);
}
int test_vec_all_gt_u128(void) {
// CHECK-LABEL: @test_vec_all_gt_u128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpgtuq.p(i32 2, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_all_gt(vui128a, vui128b);
}
int test_vec_all_le_s128(void) {
// CHECK-LABEL: @test_vec_all_le_s128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpgtsq.p(i32 0, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_all_le(vsi128a, vsi128b);
}
int test_vec_all_le_u128(void) {
// CHECK-LABEL: @test_vec_all_le_u128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpgtuq.p(i32 0, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_all_le(vui128a, vui128b);
}
int test_vec_all_ge_s128(void) {
// CHECK-LABEL: @test_vec_all_ge_s128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpgtsq.p(i32 0, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_all_ge(vsi128a, vsi128b);
}
int test_vec_all_ge_u128(void) {
// CHECK-LABEL: @test_vec_all_ge_u128(
// CHECK: call i32 @llvm.ppc.altivec.vcmpgtuq.p(i32 0, <1 x i128> %2, <1 x i128> %3)
// CHECK-NEXT: ret i32
return vec_all_ge(vui128a, vui128b);
}